사각형입니다.

https://doi.org/10.6113/JPE.2019.19.4.846

ISSN(Print): 1598-2092 / ISSN(Online): 2093-4718



ZVT Series Capacitor Interleaved Buck Converter with High Step-Down Conversion Ratio


Zhangyong Chen, Yong Chen*, Wei Jiang*, and Tiesheng Yan**


†,*School of Automation Engineering, Institute for Electric Vehicle Driving System and Safety Technology,

University of Electronic Science and Technology of China, Chengdu, China

**School of Electrical Engineering and Electronic Information, Xihua University, Chengdu, China



Abstract

Voltage step-down converters are very popular in distributed power systems, voltage regular modules, electric vehicles, etc. However, a high step-down voltage ratio is required in many applications to prevent the traditional buck converter from operating at extreme duty cycles. In this paper, a series capacitor interleaved buck converter with a soft switching technique is proposed. The DC voltage ratio of the proposed converter is half that of the traditional buck converter and the voltage stress across the one main switch and the diodes is reduced. Moreover, by paralleling the series connected auxiliary switch and the auxiliary inductor with the main inductor, zero voltage transition (ZVT) of the main switches can be obtained without increasing the voltage or current stress of the main power switches. In addition, zero current turned-on and zero current switching (ZCS) of the auxiliary switches can be achieved. Furthermore, owing to the presence of the auxiliary inductor, the turned-off rate of the output diodes can be limited and the reverse-recovery switching losses of the diodes can be reduced. Thus, the efficiency of the proposed converter can be improved. The DC voltage gain ratio, soft switching conditions and a design guideline for the critical parameters are given in this paper. A loss analysis of the proposed converter is shown to demonstrate its advantages over traditional converter topologies. Finally, experimental results obtained from a 100V/10V prototype are presented to verify the analysis of the proposed converter.


Key words: Loss analysis, Series capacitor buck converter, Zero current switching, Zero voltage transition


Manuscript received Nov. 15, 2018; accepted Mar. 12, 2019

Recommended for publication by Associate Editor Byoung-Hee Lee.

Corresponding Author: zhang_yong_ch@126.com, Tel: +86-028-66360662, Univ. Electronic Sci. & Tech. China (UESTC)

*Sch. Autom. Eng., Inst. Electr. Vehicle Driving Syst. Safety Technol., Univ. Electron. Sci. Technol. China, China

**Sch. Electr. Eng. Electron. Inform., Xihua Univ., China



Ⅰ. INTRODUCTION

The step-down power-conversion technique is widely used in the power sources for microprocessors, automotive applications, LED drivers, solar-power regulators and so on. In the field of power conversion, high efficiency and high power density of power converters are the ultimate goal of researchers and engineers. However, owing to the high voltage stress and current stress of the components in power conversion systems, there are large conduction losses of the components, switching losses of the power switches, reverse- recovery switching losses of the power diodes and so on. These losses limit the efficiency improvements of power converters. In order to improve the power conversion efficiency of DC-DC step-down converters, passive snubbers were presented in [1], [2] to achieve zero-current turn-on and zero-voltage turn-off of switches. As a result, the switching losses of the power switches can be reduced. In addition, the coupled-inductor technique is introduced to the output-side of a step-down converter to relieve the reverse-recovery problems of output diodes in [3]-[5]. However, such a technique is achieved at the expense of increased voltage or current stress on the main switches. Thus, the improved performance of this converter is limited. In [6], a twin-buck converter with zero voltage transition was proposed. However, the soft switching ranges of this converter are narrowed which is determined by the restored inductor energy. By introducing a coupled- inductor and auxiliary switch, efficient ZVS operation with load variations of the converter was obtained in [7]. However, the circuit complexity of the proposed converter is increased. When operating in the critical conduction mode, soft switching for the main switches and diode in the buck converter is achieved. In addition, Gallium nitride (GaN) power switching devices [8] can be used to further improve the efficiency of the buck converter. Unfortunately, a large current ripple increases the conduction losses of the power switches and diode [9]. Thus, it is only available for low power applications. In [10], [11], the switch voltage stress of a converter was reduced by utilizing the switch-capacitor technique. Thus, a low switching loss and improved step-down conversion ratio are achieved to improve the character of this converter. A soft switching cell [12] and an active clamp circuit [13] can be used in the buck converters in PV panel and wind turbines applications. The zero voltage transition technique was first presented by Guichao Hua et al. [14] in order to achieve zero voltage switching of power switches without increasing the voltage stress and current stress in PWM converters. When this technique is applied in DC/DC buck converters and interleave buck converters [15]-[20], their efficiency can be increased.

In many applications, a high step-down conversion ratio is required to prevent the converter from operating at an extreme duty cycle. Many techniques have been presented to solve this problem. Four-phase interleaved buck converters [21], [22] and a two phase interleave buck converter [23] were proposed to achieve a high step-down conversion ratio and low switch voltage stress. In addition, automatic current sharing is also achieved without adding any active auxiliary components or using transformers. A series capacitor buck converter was proposed in [24] to reduce switching losses and inductor current ripple. Only one capacitor is added to the traditional interleave buck converter. Thus, the efficiency of interleave buck converters can be improved with a simple circuit topology. In order to further extended the duty cycle, the coupled- inductor technique was utilized in a converter in [25] by regulating the turns-ratio of the couple-inductor and the duty cycle of the main switches. In [26], two series capacitors have been introduced to an interleaved buck converter to achieve a very high step-down conversion ratio. By combining a quadratic buck converter and the soft switching technique, a high step-down ratio and zero voltage switching for the main switches can be achieved. As a result, this converter has been successfully applied to high step-down ratio applications [27], [28]. However, in terms of the cascade of the power conversion in quadratic buck converters, the efficiency is very low despite utilizing the soft switching technique. A three-level buck converter is presented to reduce the switch voltage stress of converters and a zero current transition technique is utilized to reduce switching losses. Thus, a high efficiency can be obtained. However, floating four switches are used in the converter proposed in [29]. However, the control of this converter is very complex. A zero voltage transition technique is utilized in the fourth-order buck converter [30], and high step-down and ZVS of the main switches can be achieved. However, this buck converter topology is also complex.

In order to achieve a high efficiency and a high step-down conversion ratio, a zero voltage transition technique is introduced to the series capacitor interleaved buck converter in this paper. The proposed converter, where the ZCS-ZVS PWM circuit cell [31], [32] is composed of a series connection of auxiliary switches and an inductor, is utilized. Zero voltage transition of the main power switches can be achieved and zero current switching of the auxiliary switches can be obtained in a wide operating range. Due to the small operating time of the auxiliary circuit, the additional conduction losses caused by the auxiliary circuit are very small. The proposed technique does not increase the voltage stress and current stress of the main switches and diodes. It behaves as a PWM-type character.

The circuit configuration and operation principle of the proposed converter are presented in Section II. Relevant analysis results, including the voltage transfer gain, soft switching condition, selection of the auxiliary circuit parameters and implementation of the driver circuit, are given in Section III. A loss analysis of the proposed converter is shown in Section IV, and the performance of the proposed converter is confirmed by the experimental results obtained with a 100V/10V prototype in Section V. Topology variations of the proposed converter are illustrated in Section VI, and some conclusions are given in Section VII.



Ⅱ. PROPOSED ZVT SERIES CAPACITOR INTERLEAVED BUCK CONVERTER


A. Circuit Configuration

The proposed zero voltage transition (ZVT) series capacitor based interleaved buck converter topology is shown in Fig. 1. The series capacitor based interleaved buck converter is composed of the switches S1 and S2, the diodes D1 and D2, the output inductors L1 and L2, and the series capacitor C1, which was proposed and analyzed by Il-Oun Lee, et al. [24]. The analyzed results show that series capacitor interleaved buck converters have the merits of extended duty cycle, reduced switching losses, decreased inductor current ripples, and automatic current balancing, when compared with the interleaved buck converter. Therefore, the series capacitor interleaved buck converter has been as potential candidate in applications where non-isolation, a high step-down conversion ratio and a high output current with low ripple are required. However, the switching losses and the capacitive discharging losses of the power switches in series capacitor buck converters are the dominant losses as derived from a loss analysis of this converter. These problems become worse with an increase in the switching frequency. Thus, in order to further improve the efficiency of this converter, the switching losses and capacitive discharging losses should be reduced or eliminated. The soft switching technique provides a solution for these problems.


그림입니다.
원본 그림의 이름: image1.emf
원본 그림의 크기: 가로 756pixel, 세로 389pixel

Fig. 1. Proposed zero voltage transition interleaved buck converter topology.


In this paper, a zero voltage transition technique is proposed for use in a series capacitor buck converter without increasing the component voltage or current stress on the main power switches or diodes. In addition, zero voltage switching (ZVS) of the power switches can be achieved in the whole operating range, and the reverse recovery losses of the output diodes can be reduced due to the limited rate of the turned-off di/dt slew rate. Moreover, the zero current switching (ZCS) and zero current turn-on for the auxiliary switch can be achieved to reduce the switching losses of the auxiliary switch. In Fig. 1, the auxiliary circuit is composed of a series connection of the switch Sa1, the diode Da1 and the inductor La1, and a series connection of the switch Sa2, the diode Da2 and inductor La2, which are also paralleled with the output inductors L1 and L2, respectively. The auxiliary switches Sa1 and Sa2 are turned-on before the arrival of the gate pulse of the main switches S1 and S2 and they provide negative current through the switches S1 and S2. Zero voltage switching for the switches S1 and S2 can be achieved.


B. Operation Principle

In order to simplify the analysis of the proposed converter, the following assumptions are made. 1) All of the semiconductor devices in the proposed converter, which include the power switch S1 and S2, and the auxiliary switches Sa1 and Sa2, are ideal except for the anti-parallel diodes and output capacitors. The output diodes D1 and D2, and the auxiliary diodes Da1 and Da2 are ideal except for the stray capacitors. 2) The output capacitor Co and the series capacitor C1 are very large so that the voltages Vo and VC1 can be considered as constants in a switching cycle. 3) The auxiliary switches Sa1 and Sa2 are turned-on before the main power switches S1 and S2, respectively. 4) The converter is operated in the steady state.

Fig. 2 shows key waveforms of the proposed converter, where vgs is the gate pulse of the power switches S1,S2,Sa1,Sa2, and the gate pulse of the switches S2 and Sa2 have a 1800 shift delay to the switches S1 and Sa1, respectively. In addition, the auxiliary switches Sa1 and Sa2 are turned-on before the main power switches S1 and S2. iLa1 and iLa2 are the currents through the auxiliary inductors La1 and La2; is1 and is2 are the currents through the switches S1 and S2; and iD1 and iD2 are the currents through the output diodes D1 and D2. In the proposed converter, there exist ten operation modes in a switching cycle, and the equivalent circuits of proposed converter for each operation mode are shown in Fig. 3.


그림입니다.
원본 그림의 이름: image19.emf
원본 그림의 크기: 가로 602pixel, 세로 714pixel

Fig. 2. Key waveforms of the proposed converter.


Fig. 3. Operational modes of the proposed converter.

그림입니다.
원본 그림의 이름: image26.emf
원본 그림의 크기: 가로 1496pixel, 세로 445pixel

그림입니다.
원본 그림의 이름: image27.emf
원본 그림의 크기: 가로 1496pixel, 세로 453pixel

그림입니다.
원본 그림의 이름: image28.emf
원본 그림의 크기: 가로 1509pixel, 세로 1318pixel

그림입니다.
원본 그림의 이름: image28.emf
원본 그림의 크기: 가로 1509pixel, 세로 1318pixel


Mode 1 [t0t1]:  At t=t0, the gate pulse for the power switch Sa1 is turned to on, the auxiliary switch Sa1 is turned-on, and the switches S1, S2 and Sa2 are turned-off. The output inductor current is freewheeling through the output diodes D1 and D2. Because of the turned-on auxiliary switch Sa1, the voltage across the auxiliary inductor is equal to the output voltage. In addition, the current iLa1 is linearly increased and current iD1 is linearly decreased. When the current iD1 is decayed to zero, the diode D1 is turned-off and this mode is ended. In this interval, the current iLa1 can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c121b.bmp
원본 그림의 크기: 가로 503pixel, 세로 173pixel                (1)

At the end of this interval, the current iLa1 is equal to Io/2-ΔiL1/2, since the diode D1 is decayed to zero, where Io is output current, Vo is the output voltage, and ΔiL1 is the peak-peak current ripple of the inductor L1. Thus, the interval time can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c0001.bmp
원본 그림의 크기: 가로 512pixel, 세로 164pixel                (2)

Mode 2 [t1t2]: At t=t1, the current iD1 is decayed to zero and the diode D1 is turned-off. In this mode, due to the continued turn-on of the switch Sa1, the stray capacitor of the switch S1 and the diode D1 are resonant with the auxiliary inductor La1. In addition, the equivalent resonant capacitor is equal to the parallel stray capacitor of the switches S1 and S2 and the diode D1. After half of a resonant period, the current iLa1 is returned to Io/2-ΔiL1/2, and equal to the current iL1. At the end this interval, the voltage across the diode D1 rises up to the difference of the input voltage and the capacitor voltage VC1. In addition, the voltage across the switch S1 is decayed to zero. Then the gate pulse of the switch S1 is arrives. In addition, the zero voltage switching of the power switch S1 can be achieved and the switching losses can be eliminated. Based on the analysis, the circuit equation can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c0002.bmp
원본 그림의 크기: 가로 960pixel, 세로 314pixel         (3)

iLa1 and vS1 can be solved according to equation (3) with the initial condition iLa1(t0)= Io/2-ΔiL1/2, vS1(t0)=VinVC1. Therefore, the auxiliary inductor current and drain-source across the switch S1 can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c0003.bmp
원본 그림의 크기: 가로 1087pixel, 세로 179pixel       (4)

Where the character impedance 그림입니다.
원본 그림의 이름: CLP00001d8c0004.bmp
원본 그림의 크기: 가로 304pixel, 세로 99pixel and the resonant angular frequency 그림입니다.
원본 그림의 이름: CLP00001d8c0005.bmp
원본 그림의 크기: 가로 362pixel, 세로 104pixel. In addition, Ceq1=CS1+CS2+Cd1 and Cs1, CS2,Cd1 are the stray capacitors of the power switches S1 and S2 and the diode D1.

The time of this interval is:

그림입니다.
원본 그림의 이름: CLP00001d8c0006.bmp
원본 그림의 크기: 가로 444pixel, 세로 117pixel                (5)

Mode 3 [t2t3]: At t=t2, the gate pulse of the switch S1 is achieved since the voltage across the switch S1 was decayed to zero and anti-parallel diode of the switch S1 was conducted in the previous mode. The auxiliary switch Sa1 continues conducting and voltage across the inductor La1 is equal to the difference of the input voltage VC1 and the output voltage Vo. Thus, the current iLa1 is linearly decreased. In addition, the inductor current iL1 is increased at the rate of  (VinVC1Vo)/L1, and the current iL2 is freewheeling with the diode D2. In this interval, the following equations can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c0007.bmp
원본 그림의 크기: 가로 1210pixel, 세로 168pixel    (6)

그림입니다.
원본 그림의 이름: CLP00001d8c0008.bmp
원본 그림의 크기: 가로 977pixel, 세로 179pixel        (7)

When the current iLa1 is decreased to zero, the current through the switch S1 is equal to the inductor current iL1, and this mode ends. Thus, the time interval is:

그림입니다.
원본 그림의 이름: CLP00001d8c0009.bmp
원본 그림의 크기: 가로 709pixel, 세로 170pixel            (8)

Mode 4 [t3t4]: At t=t3, the current through the switch Sa1 is decayed to zero, and zero current turn-off for the auxiliary switch Sa1 can be achieved. The current iS1 is equal to the current iL1 through inductor L1, and the current iL1 is still linearly increased with the rate of (VinVC1Vo)/L1. The diode D2 is provided as the following path for the inductor current iL2.

Mode 5 [t4t5]: At t=t4, the gate pulse of the switch S1 disappears and the switch S1 is turned-off. Then, the currents iL1 and iL2 freewheel through the diodes D1 and D2, and the currents iL1 and iL2 are decreased with the rates of Vo/L1 and Vo/L2.

Mode 6 [t5t6]: After half of a switching period, the gate pulse of the auxiliary switch Sa2 is arrived at and the auxiliary switch Sa2 is turned-on. The auxiliary current iLa2 is increased linearly with the rate of Vo/La2. The currents iL1 and iL2 are freewheeling through the diodes D1 and D2. In this interval, the current iLa2 can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c000a.bmp
원본 그림의 크기: 가로 521pixel, 세로 180pixel               (9)

When the current iLa2 is increased and becomes equal to the current iL2, zero current turn-off for the diode D2 is realized. At the end of this mode, the current iLa2 is equal to  Io/2-ΔiL2/2, where ΔiL2 is the current ripple of the inductor L2. Thus, the interval time can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c000b.bmp
원본 그림의 크기: 가로 558pixel, 세로 178pixel               (10)

Mode 7 [t6t7]: At t6, the diode D1 is turned-off at zero current. The auxiliary switch Sa2 is continuously turned-on, the stray capacitor of the switch S2 and the diode D2 is resonant with the auxiliary inductor La2, and the equivalent resonant capacitor is equal to the parallel of Cs2 and Cd2. After half of a resonant period, the current iLa2 returns to Io/2-ΔiL1/2, and is equal to the current iL2. At this end of this interval, the voltage across the diode D2 is equal to VC1, and the drain-source voltage across the switch S2 is equal to zero. Thus, the condition for the zero voltage switching of the switch S2 is guaranteed. Based on the analysis, the circuit equation can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c000c.bmp
원본 그림의 크기: 가로 1004pixel, 세로 319pixel       (11)

iLa1 and vS1 can be solved according to equation (11) with the initial conditions iLa2(t0)= Io/2-ΔiL1/2 and vS2(t0)= VC1. Therefore, the auxiliary inductor current and drain-source across the switch S1 can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c000d.bmp
원본 그림의 크기: 가로 1193pixel, 세로 195pixel    (12)

Where the character impedance 그림입니다.
원본 그림의 이름: CLP00001d8c000e.bmp
원본 그림의 크기: 가로 328pixel, 세로 99pixel, the resonant angular frequency 그림입니다.
원본 그림의 이름: CLP00001d8c000f.bmp
원본 그림의 크기: 가로 364pixel, 세로 98pixel and Ceq2= CS2+Cd2. In addition, CS2 and Cd2 are the stray capacitors of the power switch S2 and the diode D2, respectively.

The time of this interval is:

그림입니다.
원본 그림의 이름: CLP00001d8c0010.bmp
원본 그림의 크기: 가로 467pixel, 세로 119pixel                (13)

Mode 8 [t7t8]: At t=t7, the gate pulse of the switch S2 is achieved. The difference of the currents iLa2 and iL2 is following through the switch S2, and the anti-parallel diode for the switch S2 is conducted. Thus, the zero voltage switching of the switch S2 is guaranteed. The current through the auxiliary inductor and the auxiliary switch Sa2 is decreased at the rate of (VoVC1)/La2, and the current iS2 is increased. When the current iLa2 is decayed to zero, the current iS2 is equal to the current iL2, the zero current switching for the auxiliary switch is achieved and this mode ends. Moreover, the diode D1 provides the following path for the output inductor L1. In this interval, the following equations can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c0011.bmp
원본 그림의 크기: 가로 1066pixel, 세로 170pixel      (14)

그림입니다.
원본 그림의 이름: CLP00001d8c0012.bmp
원본 그림의 크기: 가로 789pixel, 세로 175pixel           (15)

When the current iLa2 is decreased to zero, this mode ends. Thus, the time interval is:

그림입니다.
원본 그림의 이름: CLP00001d8c0013.bmp
원본 그림의 크기: 가로 530pixel, 세로 176pixel               (16)

Mode 9 [t8t9]: At t=t8, the current iLa2 is decreased to zero, and the auxiliary switch Sa2 is turned-off at zero current. The capacitor C1 provides the energy transfer to the load-side, and the diode D1 provides the following path for the inductors L1 and L2. The current iL1 is decreased with the rate of Vo/L1, and the current iL2 is increased with the rate of (VC1Vo)/L2. Thus, the interleaved current is flowing through the diode D1, and the current ripple of iD1 can be reduced. The following equation can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c0014.bmp
원본 그림의 크기: 가로 683pixel, 세로 172pixel            (17)

그림입니다.
원본 그림의 이름: CLP00001d8c0017.bmp
원본 그림의 크기: 가로 1460pixel, 세로 296pixel          (18)

그림입니다.
원본 그림의 이름: CLP00001d8c0018.bmp
원본 그림의 크기: 가로 520pixel, 세로 85pixel              (19)

Mode 10 [t9t10]: At t=t9, the gate pulse for the power switch S2 disappears and the switch S2 is turned-off. The diodes D1 and D2 provide the following path for the inductors L1 and L2, respectively. The currents iL1 and iL2 are decreased linearly with the rates of Vo/L1 and Vo/L2. When the gate pulse for the auxiliary switch Sa1 is achieved, the next switching begins again.



Ⅲ. PERFORMANCE ANALYSIS OF THE PROPOSED CONVERTER


A. Voltage Transfer Gain

Based on the above analysis, in the case of D<0.5, the principle of the voltage-second balance is applied to the output inductors L1 and L2, and the following equations can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c0019.bmp
원본 그림의 크기: 가로 810pixel, 세로 87pixel           (20)

그림입니다.
원본 그림의 이름: CLP00001d8c001a.bmp
원본 그림의 크기: 가로 648pixel, 세로 88pixel             (21)

The voltage across the series capacitor and the DC voltage ratio can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c001b.bmp
원본 그림의 크기: 가로 819pixel, 세로 168pixel          (22)

It can be seen from equation (22) that the additional auxiliary zero voltage transition circuit has no effect on the voltage transfer gain. Moreover, the DC voltage ratio of the proposed converter is half that of the traditional interleaved buck converter. Thus, a higher step down ratio can be achieved when compared with the traditional buck converter.


B. Soft Switching Condition

1) Condition of Zero Voltage Switching for the Power Switches S1 and S2: Based on the analysis in section II, in order to achieve zero voltage switching of the power switches S1 and S2, there needs to be sufficient time to build the auxiliary inductor current and to decrease the voltage across the switch to zero. Therefore, the currents iLa1 and iLa2 should be made greater than the minimum of the currents iL1 and iL2. In addition, they should complete the energy commutation of component in the converter. Thus, the requirement of the time interval of the auxiliary circuit for the switches S1 and S2 can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c001c.bmp
원본 그림의 크기: 가로 1227pixel, 세로 176pixel   (23)

그림입니다.
원본 그림의 이름: CLP00001d8c001d.bmp
원본 그림의 크기: 가로 1197pixel, 세로 163pixel    (24)

Where Da is the duty cycle of the auxiliary switches Sa1 and Sa2. Ts is the switching period. The current ripple of the output inductor currents iL1 and iL2 can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c001e.bmp
원본 그림의 크기: 가로 861pixel, 세로 145pixel        (25)

2) Condition of Zero Current Switching for the Power Switches Sa1 and Sa2: In order to achieve zero current switching for the auxiliary switches Sa1 and Sa2, the current through the switches Sa1 and Sa2 should be reduced to zero. Thus, after the main switches S1 and S2 are turned-on, it needs external time to decay the currents iLa1 and iLa2 to zero. The condition of the ZCS switching for the auxiliary switches Sa1 and Sa2 can be obtained as:

For switch Sa1:

그림입니다.
원본 그림의 이름: CLP00001d8c001f.bmp
원본 그림의 크기: 가로 1043pixel, 세로 232pixel     (26)

For switch Sa2:

그림입니다.
원본 그림의 이름: CLP00001d8c0020.bmp
원본 그림의 크기: 가로 1093pixel, 세로 255pixel     (27)

Therefore, only the minimum times of the auxiliary switches Sa1 and Sa2 are greater than equations (26) and (27), and the ZCS switching can be achieved.


3) Zero Current Turn-off for the Output Diodes D1 and D2: Due to the existence of ZVT of the auxiliary circuit in mode 1, the turn-off slew rate of the current through the diodes D1 and D2 is limited by the auxiliary inductors La1 and La2. Thus, soft turn-off for the output diodes D1 and D2 can be achieved and the reverse recovery losses of the fast-recovery diodes D1 and D2 are reduced.


C. Selection of the Resonant Inductors La1 and La2

The resonant inductors La1 and La2 control the turn-off di/dt slew rate of the output diodes D1 and D2, and the reverse- recovery-related switching losses for the diodes can be reduced by slowing the turn-off di/dt slew rate. Thus, the resonant inductor is larger, and the reverse-recovery-related switching losses are lower. However, with a larger value of the inductors La1 and La2, the resetting time of the resonant inductor becomes longer, and the conduction losses for the auxiliary switches are increased. Therefore, there exists a trade-off between the reverse-recovery-related switching losses for the diodes and the conduction losses for the auxiliary switches. Generally, the turn-off slew rate for the output diodes is keeping below 100A/µs to nearly eliminate the reverse-recovery-related switching losses of the fast recovery diodes, and the resetting time of the auxiliary inductor is within four times the diode’s specified reverse recovery time trr. Thus, the selection condition of the resonant inductors La1 and La2 can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c0021.bmp
원본 그림의 크기: 가로 600pixel, 세로 242pixel            (28)

그림입니다.
원본 그림의 이름: CLP00001d8c0022.bmp
원본 그림의 크기: 가로 523pixel, 세로 261pixel              (29)


D. Stress Analysis and Selection of the Switches S1, S2 and Sa1, Sa2

1) The Main Power Switches S1 and S2, and the Diodes D1 and D2: Based on the above analysis, the voltage stress of the switch S1 is equal to half of the input voltage, and the voltage stress of the switch S2 is equal to the input voltage. The voltage stress of the output diodes D1 and D2 are clamped to half of the input voltage. Thus, the voltage stress can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c0023.bmp
원본 그림의 크기: 가로 1391pixel, 세로 104pixel  (30)


2) The Auxiliary Switches Sa1 and Sa2: It can be seen from mode 4 and mode 9 that when the auxiliary switches Sa1 and Sa2 are turned-off, and the voltage across the auxiliary switch Sa1 series diode Da1 or the auxiliary switch Sa2 series diode Da2 is equal to the difference of half of the input voltage and the output voltage. Moreover, the zero current turn-on and zero current switching for the auxiliary switches Sa1 and Sa2 can be achieved. Thus, the switching turn-on losses and turn-off losses are very small and can be neglected. In the proposed converter, the conduction losses of the auxiliary switches should be carefully considered. In order to simplify the analysis, the quasi stepped square wave is assumed, as shown in fig. 4, for the auxiliary current. Thus, the average current stress and RMS current stress of the auxiliary circuit branch can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c0024.bmp
원본 그림의 크기: 가로 1412pixel, 세로 167pixel (31)


TABLE I LOSSES EQUATIONS OF THE PROPOSED CONVERTER OPERATED AT THE STEADY STATE

 

I. The proposed converter

II. Series Capacitor Buck converter

III. InterleaveD Buck converter

RMS current stress of the switches S1 and S2

그림입니다.
원본 그림의 이름: CLP00001d8c0025.bmp
원본 그림의 크기: 가로 170pixel, 세로 137pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0025.bmp
원본 그림의 크기: 가로 170pixel, 세로 137pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0026.bmp
원본 그림의 크기: 가로 173pixel, 세로 159pixel

Conduction losses of the switches S1 and S2

그림입니다.
원본 그림의 이름: CLP00001d8c0027.bmp
원본 그림의 크기: 가로 704pixel, 세로 153pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0028.bmp
원본 그림의 크기: 가로 713pixel, 세로 162pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0029.bmp
원본 그림의 크기: 가로 720pixel, 세로 162pixel

Voltage stress of the switch S1

그림입니다.
원본 그림의 이름: CLP00001d8c002a.bmp
원본 그림의 크기: 가로 101pixel, 세로 276pixel

그림입니다.
원본 그림의 이름: CLP00001d8c002a.bmp
원본 그림의 크기: 가로 101pixel, 세로 276pixel

그림입니다.
원본 그림의 이름: CLP00001d8c002b.bmp
원본 그림의 크기: 가로 79pixel, 세로 79pixel

Voltage stress of the switch S2

그림입니다.
원본 그림의 이름: CLP00001d8c002b.bmp
원본 그림의 크기: 가로 79pixel, 세로 79pixel

그림입니다.
원본 그림의 이름: CLP00001d8c002b.bmp
원본 그림의 크기: 가로 79pixel, 세로 79pixel

그림입니다.
원본 그림의 이름: CLP00001d8c002b.bmp
원본 그림의 크기: 가로 79pixel, 세로 79pixel

Peak current stress of the switches S1 and S2

그림입니다.
원본 그림의 이름: CLP00001d8c002c.bmp
원본 그림의 크기: 가로 509pixel, 세로 143pixel

그림입니다.
원본 그림의 이름: CLP00001d8c002c.bmp
원본 그림의 크기: 가로 509pixel, 세로 143pixel

그림입니다.
원본 그림의 이름: CLP00001d8c002d.bmp
원본 그림의 크기: 가로 405pixel, 세로 137pixel

Switching losses of the switches S1 and S2

그림입니다.
원본 그림의 이름: CLP00001d8c002e.bmp
원본 그림의 크기: 가로 758pixel, 세로 148pixel

그림입니다.
원본 그림의 이름: CLP00001d8c002f.bmp
원본 그림의 크기: 가로 584pixel, 세로 458pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0030.bmp
원본 그림의 크기: 가로 568pixel, 세로 458pixel

Average current stress of the output diode D1

그림입니다.
원본 그림의 이름: CLP00001d8c0031.bmp
원본 그림의 크기: 가로 90pixel, 세로 152pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0031.bmp
원본 그림의 크기: 가로 90pixel, 세로 152pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0032.bmp
원본 그림의 크기: 가로 257pixel, 세로 140pixel

Average current stress of the output diode D2

그림입니다.
원본 그림의 이름: CLP00001d8c0033.bmp
원본 그림의 크기: 가로 247pixel, 세로 146pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0033.bmp
원본 그림의 크기: 가로 247pixel, 세로 146pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0034.bmp
원본 그림의 크기: 가로 254pixel, 세로 147pixel

Reverse-recovery switching losses for the diodes D1 and D2

그림입니다.
원본 그림의 이름: CLP00001d8c0035.bmp
원본 그림의 크기: 가로 303pixel, 세로 141pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0036.bmp
원본 그림의 크기: 가로 752pixel, 세로 157pixel

그림입니다.
원본 그림의 이름: CLP00001d8c0037.bmp
원본 그림의 크기: 가로 749pixel, 세로 156pixel

Conduction losses of the auxiliary switches and diodes

그림입니다.
원본 그림의 이름: CLP00001d8c0038.bmp
원본 그림의 크기: 가로 768pixel, 세로 149pixel

--------

--------


그림입니다.
원본 그림의 이름: image59.emf
원본 그림의 크기: 가로 320pixel, 세로 187pixel

Fig. 4. Equivalent waveform of the auxiliary inductor current iLa1 or iLa2.


그림입니다.
원본 그림의 이름: CLP00001d8c0039.bmp
원본 그림의 크기: 가로 1420pixel, 세로 364pixel     (32)

Where the time intervals ΔT1, ΔT2 and ΔT3 are the intervals of the auxiliary current charging time, resonant time and discharging time, respectively. ΔiL1,2 is the peak-peak ripple of the current iL1 or iL2. Io is the output load current.



Ⅳ. LOSS ANALYSIS

In order to evaluate the performance of the proposed converter, a loss breakdown of the ZVT series capacitor interleaved buck converter should be given. Based on the above analysis, through appropriate selection of the parameters of the proposed converter, the zero voltage switching of the main switches and the zero current switching of the auxiliary switches, the reverse-recovery switching losses of the main diodes can be eliminated over wide load and input voltage ranges. Therefore, when compared with the traditional series capacitor buck converter, the efficiency of the proposed converter has an advantage since the additional conduction losses caused by the auxiliary circuit are less than the reduced switching losses. Thus, the loss factors of the proposed converter considered in the analysis are as follows. 1) The conduction losses and turn-off loss of the main switches S1 and S2. 2) The conduction losses of the main diodes D1 and D2. 3) The conduction losses of the auxiliary switches and diodes.Firstly, the turn-on switching losses and capacitive discharging losses of the power switches are eliminated. Thus, only the conduction losses and turn-off losses of the main switches are considered in the loss analysis. For the switches S1 and S2, the related losses can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c003a.bmp
원본 그림의 크기: 가로 1302pixel, 세로 470pixel   (33)

Next, due to the limited turned-off rate of the output diodes, the reverse-recovery switching losses are neglected in the proposed converter. Thus, only the conduction losses are considered. For the output diodes D1 and D2, the related losses can be obtained as:

그림입니다.
원본 그림의 이름: CLP00001d8c003b.bmp
원본 그림의 크기: 가로 954pixel, 세로 153pixel       (34)

Finally, considering the losses caused by the auxiliary circuit, and due to the zero current turn-on and zero current switching turn-off for the auxiliary switches Sa1 and Sa2, the switching related losses can be neglected. Therefore, for the auxiliary circuit, the conduction losses can be expressed as:

그림입니다.
원본 그림의 이름: CLP00001d8c003c.bmp
원본 그림의 크기: 가로 1363pixel, 세로 268pixel (35)

A comparison losses analysis of the proposed converter, the traditional series capacitor buck converter and the traditional interleaved buck converter are shown in Table I. It can be seen from this table that the conduction losses of the switches S1 and S2 are the same for the three converters due to half of duty cycles with the same output voltage. Moreover, the switching losses of the main switch and capacitive losses are eliminated in the proposed converter when compare with the series capacitor converter and the interleave buck converter. The reverse recovery switching losses for the output diodes can be eliminated in the proposed converter. However, the conduction losses of the auxiliary circuit are added and zero current switching for auxiliary switch is achieved. Thus, the condition where the additional conduction losses are smaller than the reduced switching losses of the main switch and the reverse recovery switching losses for the output diodes is guaranteed, and the efficiency of the proposed converter can be improved.



Ⅴ. EXPERIMENTAL RESULTS


A. Design Example

In order to verify theoretical analysis of the proposed converter, an experimental prototype of the ZVT series capacitor buck converter was established in the laboratory. The specifications of the converter are given as follows: 1) input voltage Vin=100V; 2) output voltage Vo=10V; 3) switching frequency fs=100kHz. Thus, the duty cycle of the main switches S1 and S2 can be calculated as D=0.24. According to the stress analysis in the above section, the IPB020N10N5 is selected for the main power switch S1, and the switches Sa1 and Sa2. The IPB110N20N3 is selected as the main power switch S1, and the output diodes D1, D2, Da1 and Da2 are MBR40250T (VF=0.86V,Trr=35ns,CT=500pF). Based on the previous analysis, the auxiliary inductor should have a trade-off between additional conduction losses and duty cycle laminations of the auxiliary switch. Therefore, auxiliary inductors La1=La2=2.2µH are selected in this paper. In order to achieve zero voltage turned-on for the main switches S1 and S2, the duty cycle of the auxiliary switch can satisfy equations (24) and (25). Thus, the turn-on time for the auxiliary switch should be larger than 0.4µs. Furthermore, in order to achieve zero current turn-off for the auxiliary switches Sa1 and Sa2, based on the equations (27) and (28), the duty cycle Da should be larger than 0.48. The selected parameter of the passive components and semiconductors are shown in Table II.


TABLE II PARAMETERS OF THE PROPOSED CONVERTER

Specifications

Main parameters

The Switch (S1,Sa1/2)

IPB020N10N5 (100V)

The Switch S2

IPB110N20N3 (200V)

Diodes (D1,D2,Da1,Da2)

MBR40250T

Main inductor L1,L2

100µH

Auxiliary inductor La1,La2

2.2µH

Capacitor C1

2.2µF

Output Capacitor Co

330µF


B. Waveforms

Fig. 5 shows gate pulse waveforms for the main switch and auxiliary switch. Key waveforms of the proposed converter are given in Fig. 6. It can be seen from Fig. 6 that the voltage stresses of the switch S1 and the diodes D1 and D2 are equal to half of the input voltage Vin. It can also be seen that the voltage of the switch S2 is a trapezoidal-type waveform. Thus, it corresponds to the theoretical analysis. In addition, the turned-off loss can be reduced, and the switching losses are reduced. Moreover, the voltage across the intermediate capacitor is equal to half of the input voltage. Thus, auto current sharing can be guaranteed. The operating time of the auxiliary circuit is very low and the current through the auxiliary circuit has no effect on the main power switches. Voltage and current waveforms of the main switch in the proposed converter are shown in Fig. 7. It can be seen from the full load and half load waveforms in Fig. 7(a) and (b) and (c) and (d), that the ZVS for the switches S1 and S2 is achieved and switching losses are reduced due to the low turn-off di/dt.

Fig. 8 shows voltage waveforms of the auxiliary switches Sa1/Sa2 and current waveforms of the auxiliary inductor La1/La2. It can be seen from Fig. 8 that the zero current and zero voltage of Sa1/Sa2 can be achieved at full load and 50% load. In the experiment results, the auxiliary switch Sa1/Sa2 and diode Da1/Da2 share the voltage stress of Vin/2. Thus, the voltage stress across the switches Sa1/Sa2 is about Vin/4. The zero current turn-on and zero voltage turn-on of the switches Sa1/Sa2 is obtained since the current through the auxiliary inductor commutes with the output diode. In addition, when the current through the diode is decreased to zero, the current iLa1/iLa2 increased. Therefore, the added switching losses on the auxiliary switches are very low and can be ignored. Moreover, the additional conduction losses caused by the auxiliary circuit are less than the reduced switching losses due to the low RMS of the auxiliary current. Thus, the performance of the proposed converter can be improved.


Fig. 5. Gate pulse waveforms for the main switch and auxiliary switch. (a) Gate pulse of the switches S1 and S2. (b) Gate pulse of the switches Sa1 and S1.

그림입니다.
원본 그림의 이름: image64.png
원본 그림의 크기: 가로 1330pixel, 세로 431pixel

(a)

그림입니다.
원본 그림의 이름: image64.png
원본 그림의 크기: 가로 1330pixel, 세로 431pixel

(b)


Fig. 6. Key waveforms of the proposed converter. (a) Voltage across the main switches S1 & S2 and the diodes D1 & D2. (b) Voltage VC1 of the intermediate energy storage capacitance and output voltage Vo. (c) Current through the auxiliary inductor La1.

그림입니다.
원본 그림의 이름: image65.png
원본 그림의 크기: 가로 1454pixel, 세로 328pixel

(a)

그림입니다.
원본 그림의 이름: image65.png
원본 그림의 크기: 가로 1454pixel, 세로 328pixel

(b)

그림입니다.
원본 그림의 이름: image65.png
원본 그림의 크기: 가로 1454pixel, 세로 328pixel

(c)


Fig. 7. ZVS waveforms of the main switch S1 and the switch S2. (a) At full load. (b) At full load. (c) At 50% load. (d) At 50% load.

그림입니다.
원본 그림의 이름: image66.png
원본 그림의 크기: 가로 1167pixel, 세로 333pixel

(b)

(b)

그림입니다.
원본 그림의 이름: image67.png
원본 그림의 크기: 가로 1167pixel, 세로 337pixel

(c)

(d)


C. Efficiency

Fig. 9 shows the efficiency measured under different load conditions when the input voltage is 100 V. As can be seen in this figure, the proposed converter has improved efficiency when compared with the traditional series buck converter. It is also indicated that the additional conduction losses of the proposed converter are less than the reduced switching loess of the main switches and reverse recovery loss of the diodes. This occurs in the proposed converter because the ZCS-ZVS PWM circuit cell is utilized, zero voltage transition of the main power switches are achieved and zero current switching of the auxiliary switches are obtained in a wide operating range. Moreover, the additional conduction losses caused by the auxiliary circuit are very small due to the small operating time of the auxiliary circuit. Furthermore, the proposed technique does not increase the voltage stress or current stress of the main switches and diodes, as can be seen in the experimental waveforms. Thus, the proposed converter has better performance when compared with the traditional series capacitor buck converter.


그림입니다.
원본 그림의 이름: image68.emf
원본 그림의 크기: 가로 1730pixel, 세로 1397pixel

Fig. 8. Voltage waveforms of the switch Sa1/Sa2. (a) At full load. (b) At full load. (c) At 50% load. (d) At 50% load.


그림입니다.
원본 그림의 이름: image69.emf
원본 그림의 크기: 가로 596pixel, 세로 388pixel

Fig. 9. Efficiency comparison of the proposed converter.



Ⅵ. TOPOLOGY VARIATIONS OF THE PROPOSED CONVERTER

In the above analysis, the zero voltage transition series capacitor interleaved buck converter prevails over the traditional series buck converter and the interleaved buck converter.


Fig. 10. Topology variations of the proposed converter.

그림입니다.
원본 그림의 이름: image70.emf
원본 그림의 크기: 가로 1222pixel, 세로 294pixel

(a)

그림입니다.
원본 그림의 이름: image70.emf
원본 그림의 크기: 가로 1222pixel, 세로 294pixel

(b)


However, two additional auxiliary switches, two diodes, and auxiliary inductors are used to obtain this character. As a result, the cost and complexity of the proposed converter are increased. In order to simplify the proposed converter topology, two topology variations of the proposed converter are shown in Fig. 10. In the ZVT auxiliary circuit for the proposed converter, the branch of the auxiliary series diode and inductor is commonly used, and the derived topology is shown in Fig. 10(a). In this figure, the gate pulse waveforms of the main switch and the auxiliary switch are the same as the previously analyzed converter in this paper. Thus, one auxiliary inductor and diode are eliminated.

In Fig. 10(b), only one auxiliary switch is utilized. Thus, the gate pulse waveform for the switch Sa should be conducted twice in one switching period.



Ⅶ. CONCLUSION

This paper presented a zero voltage transition (ZVT) series capacitor interleaved buck converter. The operational principle and a relevant analysis of the proposed converter are developed. In addition, the DC voltage gain ratio, the soft switching condition and a design guideline of the critical parameters are given in this paper. Furthermore, a loss analysis of the proposed converter is described. Experimental results show that zero voltage transition of the main power switches are achieved and that the reverse recovery losses of the output diodes are reduced without increasing the voltage stress or current stress of the main switches and diodes. The additional conduction losses caused by the auxiliary circuit are very small due to the small operating time of the auxiliary circuit. Based on these merits, the proposed zero voltage transition (ZVT) series capacitor interleaved buck converter with high step-down power-conversion can be used in the power sources for microprocessors, automotive applications, LED drivers, solar-power regulators and so on.



ACKNOWLEDGMENT

This work was supported by the National Natural Science Foundation of China under grant no.51607027, and the Scientific and Technical Supporting Programs of Sichuan Province under Grant (2016GZ0395, 2017GZ0395 and 2017GZ 0394). Project Supported by Sichuan Provincial Department of Science and Technology (2016JY0161).



REFERENCES

[1] S. H. Lee, H. Choe, and B. Kang, “Quasi-resonant passive snubber for improving power conversion efficiency of DC- DC step-down converter,” IEEE Trans. Power Electron., Vol. 33, No. 3, pp. 2026-2034, Mar. 2018

[2] J. Y. Lee, S. R. Lee, C. Y. Won, J. H. Yi, and B. H. Cho, “ZVT interleaved synchronous buck converter with passive soft-switching cell,” Future Energy Electronics Conference and ECCE Asia (IFEEC 2017-ECCE Asia), pp. 1308-1313, Jun. 2017.

[3] G. Cao, A. Ansari, and H. J. Kim. “An interleaved buck converter with reduced reverse-recovery problems,” IEEE International Conference on Industrial Technology (ICIT), pp. 312-317, Feb. 2014.

[4] H.-L. Do, “Zero-voltage-switching synchronous buck converter with a coupled inductor,” IEEE Trans. Ind. Electron., Vol.58, No.8, pp. 3440-3447, Aug. 2011.

[5] X. Wei, C. Luo, H. Nan, and Y. H Wang, “A simple structure of zero-voltage switching (ZVS) and zero-current switching (ZCS) buck converter with coupled inductor,” J. Power Electron., Vol. 15, No. 6, pp. 1480-1488, Nov. 2015.

[6] C. S. Moo, Y. J. Chen, H. L. Cheng, and Y. C. Hsieh, “Twin- buck converter with zero-voltage transition,” IEEE Trans. Ind. Electron., Vol. 58, No. 6, pp. 2366-2371, Jun. 2011.

[7] S. S. Lee, “Step-down converter with efficient ZVS operation with load variation,” IEEE Trans. Ind. Electron., Vol. 61, No. 1, pp. 591-597, Jan. 2014.

[8] W. Lee, D. Han, C. T. Morris, and B. Sarlioglu, “High- Frequency GaN HEMTs based point-of-load synchronous buck converter with zero-voltage switching,” J. Power Electron., Vol. 17, No. 3, pp. 601-609, May 2017.

[9] J.-H. Park and B.-H. Cho, “Nonisolation soft-switching buck with trapped-inductor for wide-input extreme step- down applications,” IEEE Trans. Circuits Syst. I, Reg. Papers, Vol. 54, No. 8, pp. 1809-1818, Aug. 2007.

[10] C. T. Pan, C. F. Chuang, and C. C. Chu, “A novel transformerless interleaved high step-down conversion ratio dc–dc converter with low switch voltage stress,” IEEE Trans. Ind. Electron., Vol. 61, No. 10, pp. 5290-5299. Oct. 2014.

[11] M. Esteki, B. Poorali, E. Adib, and H. Farzanehfard, “Interleaved buck converter with continuous input current, extremely low output current ripple, low switching losses, and improved step-down conversion ratio,” IEEE Trans. Ind. Electron., Vol. 62, No. 8, pp. 4769-4776, Aug. 2015.

[12] C. T. Tsai and W. M. Chen, “Buck converter with soft-switching cells for PV panel applications,” Energies, Vol. 9, No. 3, 148, pp. 1-16, Mar. 2016.

[13] C. T. Tsai and C. L. Shen. “A high step-down interleaved buck converter with active-clamp circuits for wind turbines,” Energies, Vol. 5, No. 12, pp. 5150-5170, Dec. 2012.

[14] G. Hua, C. S. Leu, Y. Jiang, and F. C. Lee, “Novel zero-voltage-transition PWM converters,” IEEE Trans. Power Electron., Vol. 9, No. 2, pp. 213-219, Mar. 1994.

[15] M. Esteki, E. Adib, H. Farzanehfard, and S. A. Arshadi, “Auxiliary circuit for zero-voltage-transition interleaved pulse-width modulation buck converter,” IET Power Electron., Vol. 9, No. 3, pp. 568-575, Mar. 2016.

[16] S. Urgun, “Zero-voltage transition-zero-current transition pulsewidth modulation DC–DC buck converter with zero- voltage switching-zero-current switching auxiliary circuit,” IET Power Electron., Vol. 5, No. 5, pp. 627-634, May 2012.

[17] A. K. Panda, S. K. Sarode, and T. Ramesh, “Zero voltage transition–zero current transition pulse-width modulated multiphase synchronous buck converter with an active auxiliary circuit for portable applications,” IET Power Electron., Vol. 9, No. 4, pp. 631-638, Mar. 2016.

[18] M. Esteki, E. Adib, H. Farzanehfard, and S. A. Arshadi. “Auxiliary circuit for zero-voltage-transition interleaved pulse-width modulation buck converter,” IET Power Electron., Vol. 9, No. 3, pp. 568-575, Mar. 2016.

[19] C. Nan and R. Ayyanar, “A high frequency zero-voltage- transition (ZVT) synchronous buck converter for automotive applications,” Energy Conversion Congress and Exposition (ECCE), pp. 1-6. 2016.

[20] M. Ilic and D. Maksimovic, “Interleaved zero current transition buck converter,” IEEE Trans. Ind. Appl., Vol. 43, No. 6, pp. 1619-1627, Nov. 2007. 

[21] M. Esteki, B. Poorali, E. Adib, H Farzanehfard, “High step-down interleaved buck converter with low voltage stress,” IET Power Electron., Vol. 8, No. 12, pp. 2352-2360, Dec. 2015.

[22] K. I. Hwu, W. Z. Jiang, and P. Y. Wu, “An expandable four-phase interleaved high step-down converter with low switch voltage stress and automatic uniform current sharing,” IEEE Trans. Ind. Electron., Vol. 63, No. 10, pp. 6064-6072. Oct. 2016.

[23] K. I. Hwu, W. Z. Jiang, and P. Y. Wu, “An expandable two-phase interleaved ultrahigh step-down converter with automatic current balance,” IEEE Trans. Power Electron., Vol. 26, No. 12, pp. 9223-9237. Dec. 2017.

[24] I. O. Lee, S. Y. Cho, and G. W. Moon, “Interleaved buck converter having low switching losses and improved step-down conversion ratio,” IEEE Trans. Power Electron., Vol. 27, No. 8, pp. 3664-3675. Aug. 2012.

[25] F. Marvi, E. Adib, and H. Farzanehfard, “Efficient ZVS synchronous buck converter with extended duty cycle and low-current ripple,” IEEE Trans. Ind. Electron., Vol. 63, No. 9, pp. 5403-5409, Sep. 2016.

[26] O. Kirshenboim and M. M. Peretz, “High-efficiency nonisolated converter with very high step-down conversion ratio,” IEEE Trans. Power Electron., Vol. 32, No. 5, pp. 3683-3690, May 2017.

[27] L. dos Reis Barbosa, J. B. Vieira L. C. de Freitas, M. da Silva Vilela, and V. J. Farias, “A buck quadratic PWM soft-switching converter using a single active switch,” IEEE Trans. Power Electron., Vol. 14, No. 3, pp. 445-453, May 1999.

[28] V. M. Pacheco, A. J. Do Nascimento, V. J. Farias, J. Batista Vieira, and L. C. de Freitas, “A quadratic buck converter with lossless commutation,” IEEE Trans. Ind. Electron., Vol. 47, No. 2, pp. 264-272. Apr. 2000.

[29] M. Ilic, B. Hesterman, and D. Maksimovic, “Interleaved zero current transition three-level buck converter,” Applied Power Electronics Conference and Exposition (APEC), pp. 72-78, 2006.

[30] M. Veerachary, “Steady-state analysis of zero-voltage transition large step-down buck converter,” Power Electronics and Applications (EPE'14-ECCE Europe), pp. 1-6, 2014.

[31] V. J. Farias, L. Carlos, and L. C. De Freitas, “A novel family of DC-DC PWM converters using the self-resonance principle,” Power Electronics Specialists Conference (PESC), pp. 1385-1391, 1994.

[32] L. C. de Freitas and P. R. C. Comes, “A high-power high- frequency ZCS-ZVS-PWM buck converter using a feedback resonant circuit,” IEEE Trans. Power Electron., Vol. 10, No. 1, pp. 19-24, Jan. 1995.



그림입니다.
원본 그림의 이름: image72.jpeg
원본 그림의 크기: 가로 243pixel, 세로 288pixel

Zhangyong Chen was born in Sichuan Provence, China, in 1988. He received his B.S. degree in Electrical Engineering and its Automation, and his Ph.D. degree in Electrical Engineering from Southwest Jiaotong University (SWJTU), Chengdu, China, in 2010 and 2015, respectively. From September 2014 to September 2015, he was a Visiting Student in the Future Energy Electronics Center (FEEC), Virginia Tech, Blacksburg, VA, USA. In January 2016, began working as a Lecturer in the School of Energy Science and Engineering, and since August 2018, he has been an Associate Professor in the School of Automation Engineering, University of Electronic Science and Technology of China (UESTC), Chengdu, China. His current research interests include switching-mode power supplies, soft switching techniques, power factor correction converters and renewable energy sources.


그림입니다.
원본 그림의 이름: image71.jpeg
원본 그림의 크기: 가로 151pixel, 세로 170pixel

Yong Chen (SM’16, M’08) was born in Sichuan Province, China, in 1977. Since 2015, he has been a Professor and a Ph.D. Supervisor in the School of Energy Science and Engineering, and a Professor in the School of Automation Engineering, University of Electronic Science and Technology of China (UESTC), Chengdu, China. He also served as the Director of the Institute for Electric Vehicle Driving System and Safety Technology, UESTC. He was a Visiting Scholar in the School of Mechanical Engineering, University of Adelaide, Adelaide, SA, Australia. Since January 2018, he has been presiding over a National Natural Science Foundation of China project and over Scientific and Technical Supporting Programs in Sichuan Province. He has published over 50 technical papers in journals and conference proceedings. In addition, he has 15 Chinese patents. His current research interests include power electronics, motor control, energy control and network control. He is a Senior Member of the IEEE, and a Member of the Chinese Society for Electrical Engineering (CSEE).


그림입니다.
원본 그림의 이름: image73.jpeg
원본 그림의 크기: 가로 140pixel, 세로 166pixel

Wei Jiang was born in Sichuan Province, China, in 1993. He received his B.S. degree in Electrical Engineering from the School of Electrical Engineering and Electronic Information, Xihua University, Chengdu, China, in 2017. He is presently working towards his M.S. degree in Control Engineering in the School of Automation Engineering, University of Electronic Science and Technology of China (UESTC), Chengdu, China. His current research interests include switching-mode power supplies and soft switching techniques.


그림입니다.
원본 그림의 이름: image74.png
원본 그림의 크기: 가로 151pixel, 세로 175pixel

Tiesheng Yan was born in Shanxi, China, in 1981. He received his B.S. degree in Mechatronic Engineering from Lanzhou Railway University, Lanzhou, China, in 2002; and his M.S. and Ph.D. degrees in Power Electronics and Electrical Transmission from Southwest Jiaotong University, Chengdu, China, in 2005 and 2015, respectively. He was an Analog Application Manager at O2Micro China from May 2005 to May 2015. Since July 2015, he has been working as an Associate Professor at Xihua University, Chengdu, China. His current research interests including switching-mode power supplies, power factor correction converters and renewable energy sources.