**JPE 14-1-3** http://dx.doi.org/10.6113/JPE.2014.14.1.22 ISSN(Print): 1598-2092 / ISSN(Online): 2093-4718 # Improved Droop Method for Converter Parallel Operation in Large-Screen LCD TV Applications Jung-Won Kim\* and Paul Jang† \*Engineering Research Institute, Seoul National University, Seoul, Korea †Department of Electrical and Computer Engineering, Seoul National University, Seoul, Korea ## **Abstract** Current sharing between modules in a converter parallel operation is very important for the reliability of the system. This paper proposes an improved droop method that can effectively improve current sharing accuracy. The proposed method adaptively adjusts the output voltage set-point of each module according to the current set-points. Unlike conventional droop control, modules share a signal line to communicate with each other. Nevertheless, since signals are simple and in digital form, the complexity of the circuitry is much less and noise immunity is much better than those of conventional methods utilizing communication. The operation principle and design procedure of the proposed method are described in detail. Results of the experiment on two boost converters operating in parallel under the specification of a TFT LCD TV panel power supply verify the validity of the proposed scheme. Keywords: Adjusting output voltage set-point, Current sharing, Droop method, Parallel operation #### I. Introduction With the rapid development of technology, switched mode power supply has been optimized for industrial demands. The major design trends of products are shifting toward larger and thinner displays, especially in the thin-film transistor liquid crystal display (TFT LCD) TV panel market. As display sizes continue to increase, maintaining a stable output voltage with high accuracy throughout the entire panel gets harder because voltage drop across wide printed circuit board (PCB) area increases. Designing small-sized, high-accuracy TFT LCD power supply circuits has thus become an important issue in product design. The parallel operation of DC-DC converter modules can be a solution to this problem by supplying highly accurate localized voltage across a wide PCB area. Normally, paralleling DC-DC converters provides great flexibility to systems because of the expandability of output power and the improved reliability because of its redundancy [1]. In TFT LCD applications, it can also offer stable output voltage throughout a large area in particular. When several converters are operated in parallel, uniform current distribution among modules is a major concern Manuscript received Sep. 6, 2013; revised Oct. 17, 2013 Recommended for publication by Associate Editor Joung-Hu Park. †Corresponding Author: paul716@snu.ac.kr Fig. 1. Voltage drop across a wide PCB area in a large TFT LCD TV. regarding system reliability. Unless the current is distributed uniformly, the module where high current flows can suffer from high temperature rise and system reliability would deteriorate. Many current sharing methods have been proposed and verified in previous studies [2]-[13]. One of the commonly employed methods is interconnection-based current sharing control that utilizes a Tel: +82-880-1785, Fax: +82-878-1452, Seoul Nat'l University <sup>\*</sup>Engineering Research Institute, Seoul National University, Korea Fig. 2. System block diagram of the proposed method. communication link between converters for parallel operation [2]-[7]. Although this method offers accurate current sharing and output voltage regulation, it requires high-speed communication and offers less reliability due to single point of failure. Another widely employed method is droop-based current sharing control, which is the simplest method to implement because no communication link is required. This method only relies on the internally and/or externally added resistance of the parallel modules to maintain a relatively equal current distribution between modules. However, since current distribution is achieved at the expense of output voltage regulation, the droop control method cannot satisfy these objectives simultaneously [8]. Several methods have been investigated to overcome this problem [9]-[13]. As a part of these researches, this paper proposes a new method based on droop control for converter parallel operation, which adaptively adjusts the output voltage set-point of each module according to the current set-points. Unlike conventional droop control, modules share a signal line to communicate with each other. Nevertheless, since signals are simple and in digital form, the complexity of the circuitry is much less and noise immunity is much better than those of conventional methods utilizing communication. Research on modifying droop characteristic has already been conducted in [11]-[13], some studies [11], [12] made the slope of the droop method steeper to improve current-sharing performance which is the key difference from the proposed method in this current study. None of the previous studies analyzed their scheme from the perspective of current Fig. 3. Droop characteristic of the proposed method. sharing. In [13], the output voltage set-point of the converter was adjusted by a digital signal processor (DSP) depending on the magnitude of the circulating current. However, it is only applicable to converters utilizing a synchronous rectifier while the proposed method is applicable irrespective of adapting a synchronous rectifier. This paper is organized as follows. Section II provides a description of the operation principle of the proposed method. The design procedure of the proposed method under the specification of a TFT LCD TV panel power supply is introduced in Section III. A detailed simulation and experiment are performed to verify the validity of the proposed scheme. The results are shown in Section IV. Section V provides the conclusion. ### II. OPERATION PRINCIPLE A new method based on droop control is proposed in this study to achieve current distribution and output voltage regulation simultaneously. Contrary to other methods that modify the droop characteristic, the proposed method adjusts the output voltage set-point of each module instead of making the slope of the droop steeper. In this scheme, some specific current set-points are selected in advance. When the current value of the highest current flowing module reaches these set-points, the module sends a digital signal to the other modules to adjust their output voltage set-points. Any module that has ever sent a signal does not respond to signals from the others and any module does not generate a signal at the same set-point more than once. Otherwise, all the droop characteristics would go upward continually. When all the modules have generated at least one signal, the output voltage set-point adjusting process is terminated. When a module that has never sent a signal exists, it will be carried out until the highest current set-point is passed by. The parallel operation of two converters is described in this study. However, the proposed scheme is applicable for a higher number of converters in parallel. Fig. 3 shows the basic operation principle of the proposed method. The output voltage set-point of module 1 is higher than that of module 2, therefore module 1 supplies the entire load current before its current reaches $I_{set1}$ . When the current of module 1 reaches $I_{setl}$ , it sends a digital signal to module 2 to shift the output voltage set-point of module 2 upward. Simultaneously, the output voltage set-point adjusting circuit of module 1 is forced to ignore any signal from other modules. Otherwise, the output voltage set-point of the two modules would increase continually while generating and receiving signals with each other. The module that has sent a signal remains unchanged by a signal generated by other modules to prevent this event. If the output voltage set-point of module 2 shifts upward, the load current begins to be supplied by both module 1 and module 2. As the load current increases further, the module 2 current reaches $I_{set1}$ , but module 2 does not send a digital signal to module 1 because the signal processing circuit of module 2 is forced not to generate a signal. If module 2 generates a signal by $I_{setl}$ , it cannot respond to any signal generated by other modules afterward because the module that has sent a signal previously remains unchanged by the signal from other modules as mentioned above. As the load current increases further, the current of module 1 reaches $I_{set2}$ , then module 1 sends a signal to module 2 to shift the output voltage set-point of module 2 upward again. As a result, the difference between the two modules is reduced. After $I_{set2}$ , the higher current flows through module 2 because the output voltage set-point of module 2 is higher than that of module 1. When the current reaches $I_{set3}$ , module 2 also sends a signal to module 1. At this point, however, module 1 does not respond and the adjusting process is terminated. In consequence, the droop characteristic of the proposed method is summarized as follows: $$V_{o(n)} = V_{sp(n)} - k \cdot I_{(n)} + m \cdot \Delta V_{step}$$ (1) where $V_{o(n)}$ , $V_{sp(n)}$ , and $I_{(n)}$ are the output voltage, the output voltage set-point, and the input/output current of the n<sup>th</sup> module, while k, m, and $\Delta V_{step}$ are the droop gain, the number of adjusting events, and variation amplitude of the output voltage set-point when one adjusting step occurs, respectively. Since either the input or output current of the modules can be used for the droop method, $I_{(n)}$ stands for both. ## III. DESIGN PROCEDURE Fig. 4 shows a general representation of the converter system. The output voltage set-point of the system can be determined as $$V_{sp} = \frac{R_1 + R_2}{R_2} v_{ref} \,. \tag{2}$$ Fig. 4. Converter system. Fig. 5. Maximum output voltage variation. $\label{eq:table_interpolation} TABLE\ I$ System Parameters for a TFT LCD TV Panel | Input voltage $(V_{in})$ | 12V | |----------------------------------------------------------|--------| | Output voltage $(V_o)$ | 17.5V | | Rated output current $(I_{o(rate)})$ | 500mA | | Output voltage regulation ( $\Delta V_{o \text{ max}}$ ) | ± 0.3V | Equation (2) shows that in the parallel operation of the converters, the output voltage set-point difference between the modules, $\Delta V_{sp}$ , mainly originates from the error of the sensing resistance and reference voltage tolerance of the controller. For instance, we assume that sensing resistors $R_I$ and $R_2$ and reference voltage, $v_{ref}$ , have $\pm 1\%$ error tolerance. Then, the maximum output voltage set-point difference between modules, $\Delta V_{sp \, max}$ , is approximately 6% of the output voltage if $V_o >> v_{ref}$ . This difference causes current unbalancing of $$\Delta I_{\text{max}} = \frac{\Delta V_{\text{sp max}}}{k} \,. \tag{3}$$ By shifting the output voltage set-point of a low-current module upward, current unbalance between modules can be improved as follows: $$\Delta I_{\text{max}} = \frac{\left| \Delta V_{sp \text{ max}} - m \cdot \Delta V_{step} \right|}{k} \,. \tag{4}$$ As more adjusting steps are introduced, more accurate current sharing is attained. However, the output voltage set-point adjusting network would require additional components, and the entire circuit would become complicated. Therefore, the number of steps should be deliberately selected considering current sharing accuracy and circuit complexity. This design procedure is discussed in detail by employing two boost converters under the specification of a TFT LCD TV panel power supply as shown in Table I. The input current is used for droop characteristic instead of the output current in the following procedure. # A. Selecting $\Delta V_{sp \max}$ and $\Delta I_{in \max}$ Table I shows that $\Delta V_{o~max}$ is $\pm 0.3 \mathrm{V}$ in the design procedure. The worst case should be considered to satisfy this output voltage regulation. The maximum output voltage occurs when $V_{sp(l)}$ and $V_{sp(2)}$ are almost similar around the maximum output voltage set-point, $V_{sp~max}$ , and one adjusting event occurs. The minimum output voltage occurs when $V_{sp(l)}$ and $V_{sp(2)}$ are almost similar around the minimum output voltage set-point, $V_{sp~min}$ , at full load condition. As shown in Fig. 5, the maximum output voltage variation, $\Delta V_{o~max}$ , is determined by $$\Delta V_{o \max} = \Delta V_{step} + k \cdot \frac{I_{o(rate)}}{n} \cdot \frac{V_o}{V_{in}} + \Delta V_{sp \max}.$$ (5) Considering the voltage drop caused by droop gain, selecting $\Delta V_{sp \max}$ as 1/3 to 1/2 of $\Delta V_{o \max}$ is recommended. In this case, $\Delta V_{sp \max}$ is assumed to be 0.2V. After selecting $\Delta V_{sp~max}$ , the desired output current sharing error is selected next. Although it depends on the design principle, designing $\Delta I_{in~max}$ to be approximately 10% of the rated input current is recommended. In this design, $\Delta I_{in~max}$ is selected as 70mA. ## B. Determining the number of adjusting steps m The number of adjusting steps can be determined based on the above designs. The number of adjusting steps should be deliberately selected for a trade-off between current sharing accuracy and circuit complexity. By selecting the number of adjusting steps, $\Delta V_{step}$ is obtained as $$\Delta V_{step} = \frac{\Delta V_{sp\,\text{max}}}{m} \,. \tag{6}$$ In this design, m is determined as 4. Thus, $\Delta V_{step}$ is 0.05V. #### C. Selecting droop gain k Once allowable $\Delta V_{sp \text{ max}}$ , $\Delta I_{in \text{ max}}$ , and m are selected, the droop gain can be selected based on two conditions. First, $\Delta V_{o \text{ max}}$ is determined by k, $\Delta V_{step}$ , and $\Delta V_{sp \text{ max}}$ from (5). Hence, the desired droop gain condition is obtained as Fig. 6. Circuit implementation of the proposed method. $$k \le \frac{\Delta V_{o \max} - \Delta V_{step} - \Delta V_{sp \max}}{\frac{I_{o(rate)}}{n}} \cdot \frac{V_{in}}{V_{o}}.$$ (7) Current sharing accuracy is determined by $\Delta V_{sp~max}$ , $\Delta V_{step}$ , and k from (3) and (4). The worst current sharing occurs when two droop characteristics are almost same at first, then one adjusting event occurs. From this worst case, we can obtain another droop gain condition as $$k \ge \frac{\Delta V_{sp\,\text{max}}}{m \cdot \Delta I_{in\,\text{max}}} \,. \tag{8}$$ Droop gain k should be designed to satisfy both (7) and (8). In this design, k is designed as 0.86. # D. Circuit implementation An implementation of the proposed method is shown in Fig. 6. Current sensing resistor $R_d$ , which is connected in series with an inductor, is utilized to realize the droop gain k. Fig. 7. Operation of signal processing block when module 1 sends signals to module 2. Fig. 8. Simulated waveforms of the input currents of the two modules. As a result, *k* can be expressed as follows: $$k = R_d \frac{R_4}{R_3} \left( \frac{R_1 + R_2}{R_2} \right) \left( \frac{R_6}{R_5 + R_6} \right) \left( \frac{R_7 + R_8}{R_7} \right). \tag{9}$$ A non-inverting summing amplifier is employed to implement the droop method by adding output voltage and input current information. Adjusting the output voltage set-point is realized with switches and resistors that are connected in parallel with sensing resistor $R_2$ . If the output voltage set-point adjusting network receives a digital signal from the signal-processing block, one of the switches is turned on by that signal. The resistor that is in series with the turn-on switch is then connected in parallel with $R_2$ , and the sensing gain of the TABLE II SIMULATION PARAMETERS | Parameter | Value | |---------------------|----------------| | $V_{sp(l)}$ | 17.7 <i>V</i> | | $V_{sp(2)}$ | 17.5 <i>V</i> | | $I_{setI}$ | 100mA | | $I_{set2}$ | 200mA | | $I_{set3}$ | 300mA | | $I_{set4}$ | 400mA | | Load step at 0.01 s | 50mA to 100mA | | Load step at 0.02 s | 100mA to 200mA | | Load step at 0.03 s | 200mA to 350mA | | Load step at 0.04 s | 350mA to 500mA | signal-receiving module is reduced. As a result, the output voltage set-point of the signal-receiving module moves upward. The signal operation of the proposed method is shown in detail in Fig. 7. Whenever the sensed input current becomes higher than a certain current set-point, the comparator relevant to that current set-point generates a step signal and it is converted to a one-shot pulse by a leading edge detector block. Generated one-shot pulses are gathered through an OR gate, and a single digital signal is sent to the signal-receiving module. At the signal-receiving module, the number of pulses is counted by the counter block and a corresponding number of switches are turned on in the output voltage set-point adjusting network. The counter ignores any pulse generated by itself. #### IV. VERIFICATION RESULTS # A. Simulation Results A simulation is conducted to verify the effectiveness of the proposed method. A system of two boost converters operating in parallel is designed based on the specifications in Table I. The simulated conditions are listed in Table II. There are four current set-points. Whenever the average input current of the module with the higher flowing current reaches these set-points, the module sends a digital signal to the other module to decrease the difference between the output voltage set-points. The values of the load steps are determined to go over current set-points for each step change. Fig. 8 shows the simulated input currents of the two modules. Initially, module 1 handles the entire current because $V_{sp(1)}$ is higher than $V_{sp(2)}$ . Although the first output voltage set-point adjusting operation occurs at 0.01 s, module 1 still supplies the entire load current because $\Delta V_{sp}$ is still large. After the second output voltage set-point adjusting operation occurs at 0.02s, the load current begins to be supplied by both modules 1 and 2. At this point, the input current difference between modules 1 and 2, $\Delta I_{in}$ , is 163mA. As the third and fourth load current step changes occur, $\Delta I_{in}$ decreases to 101mA and 37mA, respectively. These results show that the input current difference between the modules is reduced successfully through the proposed method. ## B. Experiment Results A prototype of the two boost converters operating in parallel under the specifications in Table I is constructed following the design procedure to validate the above operation principle and simulation results. The circuit parameters of the prototype are shown in Table III. The load step time of the experiment and simulation is different because performing a long time simulation with limited maximum memory is difficult. Fig. 9 shows the measured waveforms of the experiment. Channel 1 is the output voltage, channel 3 is the average input current of module 1, and channel 4 is the average input current of module 2. The load current sequentially steps up from 0.05A to 0.1A, 0.1A to 0.2A, 0.2A to 0.35A, and 0.35A to 0.5A. It then steps down in a reverse order. Similar to the simulated condition, the values of the load steps are determined to go over the current set-points for each step change. The entire current was supplied by module 1 before TABLE III CIRCUIT PARAMETERS OF THE PROTOTYPE | Parameter | Value | |----------------------|----------------| | L | $20~\mu H$ | | $R_d$ | $0.068\Omega$ | | $C_o$ | $10~\mu F$ | | $R_I$ | $100 k\Omega$ | | $R_2$ | $7.5 k\Omega$ | | $R_3$ | $2.2M\Omega$ | | $R_4$ | $2.5M\Omega$ | | $R_5, R_6, R_7, R_8$ | $1M\Omega$ | | $f_{sw}$ | 1.2 <i>MHz</i> | | | | the average current of module 1, $\langle I_{inI} \rangle_{avg}$ , reaches $I_{set2}$ because the output voltage set-point of module 1 is higher than that of module 2. After the second adjustment, $\Delta I_{in}$ gradually decreased as $\langle I_{inI} \rangle_{avg}$ passes $I_{set3}$ and $I_{set4}$ . As a result, although $\Delta I_{in}$ after the second adjustment is 169mA, it decreased to 25mA finally. The output voltage set-point adjusted once remained unchanged, while the load current decreased. Therefore, the stepping down of the load current in Fig. 9. Experimental waveforms of the average input currents and output voltage of the two modules. Fig. 10. Input current waveforms in the load step sequences. Fig. 11. Measured droop characteristics of each module. a reverse order has a trivial effect on $\Delta I_{in}$ , and improved current sharing is almost maintained continuously. The minor differences shown in the step down sequence mainly originate from approximately 6% of the mismatch between the k values of the two modules. Fig. 10 shows the enlarged input current waveforms of both modules in the load step up sequence. $\Delta I_{in}$ is effectively reduced as the load current increases. The output voltage is 17.65V when $I_o$ is 0.05A and 17.35V when $I_o$ is 0.5A. Thus, the required voltage regulation of $\pm 0.3$ V is effectively satisfied by the appropriate design of droop gain k. Fig. 11 shows the measured droop characteristics of each module. Initially, the output voltage set-point difference between the two modules is 185mV. However, the difference gradually decreases as adjusting events occur and finally becomes 11 mV after the $4^{\text{th}}$ adjustment. # V. CONCLUSIONS In this paper, an improved droop method that can effectively improve current sharing accuracy is proposed. The proposed method adaptively adjusts the output voltage set-point of each module according to the current set-points. Unlike conventional droop control, modules share a signal line to communicate with each other. Nevertheless, since signals are simple and in digital form, the complexity of the circuitry is much less and noise immunity is much better than those of utilizing communication. conventional methods operation principle and design procedure of the proposed method are provided. Following the design procedure, a 17.5V/500mA prototype of two boost converters operating in parallel was constructed. The experiment results show that the input current difference between the modules was successfully reduced through the proposed method. # REFERENCES - [1] S. Luo, Z. Ye, R.-L. Lin, and F. C. Lee, "A classification and evaluation of paralleling methods for power supply modules," in *Proc. IEEE PESC*, Vol. 2, pp. 901-908, Jun. 1999. - [2] S. K. Mazumder, and M. Tahir, and K. Acharya, "Master-slave current-sharing control of a parallel DC-DC converter system over an RF communication interface," *IEEE Trans. Ind. Electron.*, Vol. 55, No. 1, pp. 59-66, Jan. 2008. - [3] Y. M. Lai, S.-C. Tan, and Y. M. Tsang, "Wireless control of load current sharing information for parallel-connected - DC/DC power converters," *IET Power Electron.*, Vol. 2, No. 1, pp. 14-21, Jan. 2009. - [4] J.-J. Shieh, "Peak-current-mode based single-wire current-share multimodule paralleling DC power supplies," *IEEE Trans. Circuits Syst. I: Fundam. Theory Appl.*, Vol. 50, No. 12, pp. 1564-1568, Dec. 2003. - [5] M. Lopez, L. G. de-Vicuna, M. Castilla, P. Gaya, and O. Lopez, "Current distribution control design for paralleled DC-DC converter using sliding-mode control," *IEEE Trans. Ind. Electron.*, Vol. 51, No. 2, pp. 419-428, Apr. 2004. - [6] J. A. Abu Qahouq, L. Huang, and D. Huard, "Sensorless current sharing analysis and scheme for multiphase converters," *IEEE Trans. Power Electron.*, Vol. 23, No. 5, pp. 2237-2247, Sep. 2008. - [7] Y. Kanthaphayao, U. Kamnarn, and V. Chunkag, "Redundant operation of a parallel AC to DC converter via a serial communication bus," *Journal of Power Electronics*, Vol.11, No. 4, pp. 533-541, Jul. 2011. - [8] B. T. Irving and M. M. Jovanovic, "Analysis, design, and performance evaluation of droop current-sharing method," in *Proc. IEEE APEC*, Vol. 1, pp. 235-241, Feb. 2000. - [9] J.-W. Kim, H.-S. Choi, and B. H. Cho, "A novel droop method for converter parallel operation," *IEEE Trans. Power Electron.*, Vol. 17, No. 1, pp. 25-32, Jan. 2002. - [10] A. D. Erdogan and M. T. Aydemir, "Application of adaptive droop method of boost converters operating at the output of fuel cells," in *Proc. IEEE ELECO'09*, pp. I-321-I-325, Nov. 2009 - [11] H.-H. Ho, K.-H. Chen, and W.-T. Chen, "Dynamic droop scaling for improving current sharing performance in a system with multiple supplies," in *Proc. IEEE ISCAS*, pp. 545-548, May 2007. - [12] T.-J. Tai and K.-H. Chen, "Switching loss calculation (SLC) and positive/negative slope compensation dynamic droop scaling (PNC-DDS) technique for high-efficiency multiple input single output (MISO) systems," *IEEE Trans. Power Electron.*, Vol. 24, No. 5, pp. 1386–1398, May 2009. - [13] S. Anand and B. G. Fernandes, "Modified droop controller for paralleling of DC-DC converters in standalone DC system," *IET Power Electron.*, Vol. 5, No. 6, pp. 782-789, Jul. 2012. Jung-Won Kim received his B.S., M.S., and Ph.D. degrees in Electrical Engineering from Seoul National University, Seoul, Korea, in 1994, 1996, and 2001, respectively. He was a Senior Engineer in Fairchild Korea Semiconductor, Ltd. He was a Vice President of Silicon Mitus, Inc. from 2007 to July 2013. He is currently a Senior Researcher in the Engineering Research Institute of Seoul National University, Seoul, Korea. His current research interests include power factor correction, converter parallel operation, modular converter systems, distributed power systems, and soft switching converters. **Paul Jang** received his B.S. degree in electrical engineering from Seoul National University, Seoul, Korea, in 2010, where he is currently studying for a Ph.D. degree. His research interests include DC–DC and AC–DC power conversion and control.