http://dx.doi.org/10.6113/JPE.2014.14.6.1263 ISSN(Print): 1598-2092 / ISSN(Online): 2093-4718

# A Novel Hysteresis Control Strategy Based on Ampere-Second Balance of the Modulate Capacitor

Jin-Bin Zhao<sup>†</sup>, Jian-Feng Dai<sup>\*</sup>, Ke-Qing Qu<sup>\*</sup>, and Fen Li<sup>\*</sup>

<sup>†\*</sup>College of Electrical Engineering, Shanghai University of Electric Power, Shanghai, China

# Abstract

A novel hysteresis PWM control strategy for synchronous buck converter is proposed. The proposed control strategy is based on ampere-second balance of the modulate capacitor, which not only offers faster transient response to meet the challenges of the power supply requirements of fast dynamic load changes, but also provides better stability and solves the compensation problem of error amplifier in the conversional voltage PWM control. Finally, the steady-state and dynamic operation of the control method is analyzed and verified by simulation and experimental results.

Keywords: Ampere-second, Buck converter, Fast transient response, Hysteresis control

# I. INTRODUCTION

Nowadays, DC-DC switching converters have been increasingly used in a wide range of applications, such as LEDs, air-space industry, portable systems, and power factor correction [1]-[6]. The requirements of the transient response performance of the DC-DC power switching converters are stringent. This performance is consistently expected to have a lower dynamic output voltage deviation and shorter settling time during load current transients. As one of the widely used converter topologies, buck converters have been investigated with different control strategies [7]-[18]. Voltage mode converter is a traditional PWM control buck converter that operates in continuous conduction mode (CCM), which requires a complicated compensation network to ensure stable operation challenged by complex poles in the loop gain transfer function [7]. This challenge not only increases the design difficulty of the control circuit, but also causes poor dynamic load performance. Many investigations have been carried out on this subject to avoid these difficulties. The current mode control is applied with voltage feedback to improve stability and dynamic performance [8], [9], which needs complex slope compensation and response speed limited by voltage loop controller. In [10]-[12], time-optimal digital and digital controllers are presented. These techniques significantly

Manuscript received May 10, 2014; accepted Jul. 7, 2014

Recommended for publication by Associate Editor Se-Kyo Chung.

<sup>†</sup>Corresponding author: zhaojinbin@shiep.edu.cn

improve transient response, but suffer from complex implementation. In [13]-[15], nonlinear sliding-mode are presented to improve the dynamic response. However, the main drawback of sliding mode is variable frequency. Control strategies such as hysteresis control have received extensive attention. These strategies do not need compensation circuit and provide almost instantaneous load transient response [16]-[18].

A novel hysteresis PWM control strategy based on ampere-second balance of the modulate capacitor is proposed. The proposed control strategy imports the inductor current information in the feedback loop of single output voltage as well as adds inductor current and output voltage as feedback variables. These variables improve capacitor charging and discharging rates effectively. Moreover, only a comparator is used with hysteresis, feedback resistors, and current sensor. Hence, the number of components will be obviously reduced in the control circuit. No error amplifier and complex compensating network is found. Hence, faster response was achieved when the load suddenly changes.

The operating principles of the proposed control strategy are introduced in Section II. The steady-state was analyzed. A small-signal model is derived and analyzed to show the advantages of the proposed control strategy in Section III. The prototype board is tested. The simulation and experimental results are verified in Section IV. The conclusion is given in Section V.

#### **II. OPERATING PRINCIPLES**

Tel: + 86-21-35305346, Shanghai University of Electric Power \*College of Electrical Eng., Shanghai University of Electric Power, China



Fig. 1. Circuit diagram of the proposed converter.



Fig. 2. Key waveforms of the comparator.

The configuration of a buck converter with a synchronous rectifier that uses the proposed control strategy is shown in Fig. 1. The key waveforms of comparator U in one switching cycle are shown in Fig. 2. The control circuit consists of a comparator U with hysteresis and feedback resistors  $R_f$  and  $R_L$ . The output voltage and inductor current are returned to capacitor C for the triangular wave generator through resistor  $R_f$  and  $R_L$ , respectively. In addition, the output of the hysteresis comparator  $R_1$ . Therefore, the upper and lower thresholds of hysteresis controlled buck converter were obtained when the output of comparator U changed.

The working principle of the control circuit is as follows: When the output voltage becomes large (small), the charging current of capacitor C in the on mode period increases (decreases), and the discharging current of capacitor C in the off mode period decreases (increases). Hence, the on time duration of the pulse decreases (increases) and off time duration increases (decreases). Therefore, the switching duty was changed. Moreover, the output voltage can be regulated.

# **III. OPERATION ANALYSIS**

# A. Steady-State Analysis

To simplify the analysis, all circuit elements are assumed to be ideal. In Fig. 1,  $V_f$  is the voltage across capacitor C.  $V_L$  and

 $V_H$  are the threshold levels of comparator U.  $V_U$  is the output voltage of comparator U. The switching cycle starts at instant t=0.

(i) state 1:  $0 \le t \le T_{ON}$ 

When the output signal  $V_U$  is at a high level, the capacitor was charged through the feedback branch. The following equations are obtained:

$$i = C \frac{dV_f}{dt} = \frac{V_{OH} - V_f}{R} + \frac{V_o - V_f}{R_f} + \frac{V_{iL} - V_f}{R_L}$$
(1)

Solving the above equations under the initial condition of  $V_f$ (0)=  $V_L$  obtains the next equation as follows:

$$V_{f} = V_{L}e^{\frac{-1}{R_{p}C^{t}}} + \frac{V_{OH}R_{p}}{R}(1 - e^{\frac{-1}{R_{p}C^{t}}}) + \frac{V_{o}R_{p}}{R_{f}}(1 - e^{\frac{-1}{R_{p}C^{t}}}) + \frac{V_{iL}R_{p}}{R_{L}}(1 - e^{\frac{-1}{R_{p}C^{t}}})$$
(2)

where  $\frac{1}{R_p} = \frac{1}{R} + \frac{1}{R_f} + \frac{1}{R_L}$ 

From Equation (2),  $V_f$  increases exponentially from  $V_L$  to  $\frac{R_p}{R}V_{OH} + \frac{R_p}{R_f}V_o + \frac{R_p}{R_L}V_{iL}$ . Since  $V_f$  must be greater than  $V_H$ 

to invert the state of the comparator, the next constraint is obtained as follows:

$$\frac{R_p}{R}V_{OH} + \frac{R_p}{R_f}V_o + \frac{R_p}{R_L}V_{iL} > V_H$$
(3)

Setting  $V_f = V_H$  and  $t = T_{ON}$  in Equation (2) obtains  $T_{ON}$  as follows:

$$T_{ON} = CR_{p} \ln \frac{\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{L}}{\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{H}}$$
(4)

If 
$$V_H - V_L \ll \frac{R_p}{R} V_{OH} + \frac{R_p}{R_f} V_0 + \frac{R_p}{R_L} V_{iL} - V_H$$
, the Equation

(4) can be approximated as follows:

$$T_{ON} \approx CR_{p} \frac{V_{H} - V_{L}}{\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{H}}$$
(5)

(ii) state 2:  $T_{ON} \le t \le T_s$ 

When output signal  $V_U$  is at a low level, the capacitor was discharged through the feedback branch. The following equations are obtained:

$$i = C \frac{dV_f}{dt} = \frac{-V_f}{R} + \frac{V_o - V_f}{R_f} + \frac{V_{iL} - V_f}{R_L}$$
(6)

Solving the above equations under the initial condition of  $V_f(T_{ON}) = V_H$  obtains the next equation as follows:

$$V_{f} = \left(\frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL}\right) + \left[V_{H} - \left(\frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL}\right)\right]e^{\frac{-1}{R_{p}C}(\iota - T_{ON})}$$
(7)

From Eq. (7),  $V_f$  decreases exponentially from V<sub>H</sub> to  $\frac{R_p}{R_f}V_o + \frac{R_p}{R_L}V_{iL}$ . Since  $V_f$  must be lower than  $V_L$  to invert the state of the comparator, the next constraint is obtained as follows:

$$\frac{R_p}{R_f} V_o + \frac{R_p}{R_L} V_{iL} < V_L \tag{8}$$

From Equation (7),  $T_{OFF}$  is obtained by setting  $V_f = V_L$  and  $t = T_S$  as follows:

$$T_{OFF} = CR_{p} \ln \frac{V_{H} - (\frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL})}{V_{L} - (\frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL})}$$
(9)

If  $V_H - V_L \ll V_L - (\frac{R_p}{R_f}V_o + \frac{R_p}{R_L}V_{iL})$  Equation (9) can be

approximated as follows:

$$T_{OFF} \approx CR_{p} \frac{V_{H} - V_{L}}{V_{L} - (\frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL})}$$
(10)

Combining (4) and (9) obtains the duty ratio  $D = T_{ON} / (T_{ON} + T_{OFF})$  as follows:

$$D = \frac{\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{L}}{\ln\frac{\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{H}}{\ln(\frac{\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{L}}{\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{H}}} \times \frac{V_{H} - (\frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL})}{V_{L} - (\frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL})})}$$
(11)

Frequency *f*s is as follows:

$$f_{S} = \frac{1}{CR_{p}} \ln(\frac{(\frac{R_{p}}{R}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{H})(V_{L} - \frac{R_{p}}{R_{f}}V_{o} - \frac{R_{p}}{R_{L}}V_{iL})}{(\frac{R_{p}}{R_{F}}V_{OH} + \frac{R_{p}}{R_{f}}V_{o} + \frac{R_{p}}{R_{L}}V_{iL} - V_{L})(V_{H} - \frac{R_{p}}{R_{f}}V_{o} - \frac{R_{p}}{R_{L}}V_{iL})})$$
(12)

Combining (5), (10), and  $D = T_{ON} / (T_{ON} + T_{OFF})$  obtains the output voltage as follows:

$$V_{o} = \frac{V_{L}V_{i}}{(\frac{R_{p}}{R_{f}} + \frac{R_{p}K_{L}}{R_{L}R_{o}})V_{i} + \frac{R_{p}}{R} + V_{L} - V_{H}}$$
(13)  
$$V_{L} = \frac{R_{2}}{R_{1} + R_{2}}V_{ref} + \frac{R_{1}}{R_{1} + R_{2}}V_{OL}$$
  
where  
$$V_{H} = \frac{R_{2}}{R_{1} + R_{2}}V_{ref} + \frac{R_{1}}{R_{1} + R_{2}}V_{OH}$$
  
$$V_{iL} = K_{L}i_{L}$$

#### B. Dynamic Analysis

The small-signal circuit model is obtained by applying PWM switching modeling techniques. This application helps to further analyze the dynamic characteristics of the buck



Fig. 3. Small signal equivalent circuit.

converter circuit. Fig. 3 shows the small-signal equivalent circuit of a buck converter with the proposed control strategy. In Fig. 3,  $k_i$  is the gain of the inductor current feedback circuit, and  $k_v$  is the gain of the output voltage feedback circuit.  $R_c$  is the series-equivalent resistance of capacitor *C*. Based on Figure 3, the small-signal transfer functions can be obtained.

$$G_{vd}(s) = \frac{\Delta v_o}{\Delta d} = V_i \frac{sR_C C_o + 1}{s^2 L C_o (1 + \frac{R_C}{R_o}) + s(\frac{L}{R_o} + R_C C_o) + 1}$$
(14)

$$G_{\nu\nu}(s) = \frac{\Delta v_o}{\Delta v_i} = D \frac{sR_C C_o + 1}{s^2 L C_o (1 + \frac{R_C}{R_o}) + s(\frac{L}{R_o} + R_C C_o) + 1}$$
(15)

$$Z_{out}(s) = \frac{\Delta v_o}{-\Delta i_o} = \frac{sL(sR_cC_o+1)}{s^2 LC_o(1+\frac{R_c}{R}) + s(\frac{L}{R} + R_cC_o) + 1}$$
(16)

$$G_{id}(s) = \frac{\Delta i_L}{\Delta d} = \frac{V_i}{R_o} \frac{sC_o(R_o + R_C) + 1}{s^2 L C_o(1 + \frac{R_C}{R_o}) + s(\frac{L}{R_o} + R_C C_o) + 1}$$
(17)

$$G_{iv}(s) = \frac{\Delta i_L}{\Delta v_i} = \frac{D}{R_o} \frac{sC_o(R_o + R_C) + 1}{s^2 L C_o(1 + \frac{R_C}{R}) + s(\frac{L}{R} + R_C C_o) + 1}$$
(18)

$$G_{ii}(s) = \frac{\Delta i_L}{\Delta i_o} = \frac{sC_oR_c + 1}{s^2 LC_o(1 + \frac{R_c}{R_o}) + s(\frac{L}{R_o} + R_cC_o) + 1}$$
(19)

Combining (5) and (10) obtains the duty ratio  $D = T_{ON} / (T_{ON} + T_{OFF})$  approximately as follows:

$$d = \frac{V_{L} - (\frac{R_{p}}{R_{f}}v_{o} + \frac{R_{p}}{R_{L}}k_{L}i_{L})}{V_{L} - V_{H} + \frac{R_{p}}{R}V_{OH}}$$
(20)

The small signal disturbance of (20) can be represented as follows:

$$d = d = D + \Delta d$$

$$v_o = V_o + \Delta v_o$$

$$i_t = I_t + \Delta i_t$$
(21)

From (20) and (21), the following formula can be obtained:

$$D + \Delta d = \frac{V_L - [\frac{R_p}{R_f}(V_o + \Delta v_o) + \frac{R_p}{R_L}k_L(I_L + \Delta i_L)]}{V_L - V_H + \frac{R_p}{R}V_{OH}}$$
(22)

Combining (20) and (22) obtains the gain of the output voltage feedback and inductor current feedback circuit as

follows:

$$k_{v} = \frac{\Delta d}{\Delta v_{o}} = \frac{\frac{N_{p}}{R_{f}}}{V_{L} - V_{H} + \frac{R_{p}}{R}V_{OH}}$$
(23)

R

$$k_{i} = \frac{\Delta d}{\Delta i_{L}} = \frac{\frac{R_{p}}{R_{L}}k_{L}}{V_{L} - V_{H} + \frac{R_{p}}{R}V_{OH}}$$
(24)

Fig. 4 shows a control block diagram of the circuit proposed in this paper. In Fig. 4, the loop gain transfer function of the proposed controller is expressed as follows:

$$T(s) = k_i G_{id}(s) + k_v G_{vd}(s)$$
  
= 
$$\frac{s[\frac{k_i V_i}{R_o} C_o(R_o + R_C) + k_v V_i R_C C_o] + \frac{k_i V_i}{R_o} + k_v V_i}{s^2 L C_o(1 + \frac{R_C}{R_o}) + s(\frac{L}{R_o} + R_C C_o) + 1}$$
(25)

The closed-loop transfer function can be obtained according to Mason's rule.

"Control-to-Output" is as follows:

$$G_{vd-c}(s) = \frac{\Delta v_o}{\Delta d} \Big|_{\substack{\Delta v_i(s)=0\\\Delta A_o(s)=0}} = \frac{G_{vd}}{1+k_i G_{id} + k_v G_{vd}} \\ = \frac{V_i(sR_C C_o + 1)}{s^2 a_2 + sa_1 + a_0}$$
(26)  
$$a_2 = LC_o(1 + \frac{R_C}{R_o}) \\ \text{where} \\a_1 = \frac{k_i V_i}{R_o} C_o(R_o + R_C) + R_C C_o(k_v V_i + 1) + \frac{L}{R_o} \\ a_0 = \frac{k_i V_i}{R_o} + k_v V_i + 1$$

"Input voltage susceptibility" is as follows:

$$G_{vv-c}(s) = \frac{\Delta v_o}{\Delta v_i} \bigg|_{\Delta i_o(s)=0} = \frac{G_{vv} - k_i (G_{vv} G_{id} - G_{iv} G_{vd})}{1 + k_i G_{id} + k_v G_{vd}}$$
(27)

If  $G_{vv}G_{di} - G_{vi}G_{vd} = 0$ , Equation (26) can be written as follows:

$$G_{vv-c}(s) = \frac{\Delta v_o}{\Delta v_i} \bigg|_{\Delta i_o(s)=0} = \frac{G_{vv}}{1 + k_i G_{id} + k_v G_{vd}} = \frac{D(sR_cC_o + 1)}{s^2 a_2 + sa_1 + a_0}$$
(28)

"Output impedance" is as follows:

$$Z_{out-c}(s) = \frac{\Delta v_o}{\Delta i_o} \bigg|_{\Delta v_i(s)=0} = \frac{Z_{out}}{1 + k_i G_{id} + k_v G_{vd}} = \frac{sL(sR_cC_o + 1)}{s^2 a_2 + sa_1 + a_0}$$
(29)

Fig. 5 shows the results of the frequency response of the loop gain of output voltage feedback control transfer function. The feedback resistor  $R_f$  is taken as a parameter. The frequency response of the gain and phase shows that the control loop is steady and possesses good phase margin at



Fig. 4. Control block diagram of the buck converter employing the proposed control scheme.



Fig. 5. Frequency response of the loop gain of output voltage feedback control with different  $R_{f}$ .

different  $R_f$ . The smaller  $R_f$  has higher gain in all frequencies and better phase margin. In addition, Fig. 6 shows the results of the frequency response of the loop gain of the inductor current feedback control transfer function, which takes the feedback resistor  $R_L$  as a parameter. The control loop is also seen as steady. The smaller  $R_L$  has higher gain in all frequencies, but the phase margin is kept unchanged.

The above analysis shows that taking  $R_f$ ,  $R_L$  between the gain of open loop transfer function and phase margin is a trade-off. Results show that good performance of proposed controller was achieved with  $R_f$  (=0.6k  $\Omega$ ) and  $R_L$  (=40k  $\Omega$ ).

The loop gain transfer function T(s) of the proposed controller is shown in Fig. 7. The frequency response of loop gain for the buck converter with feedback T(s) and without any feedback  $G_{vd}(s)$  is compared. The figure shows that feedback control increases the loop DC gain from 14 dB to 64.6 dB, which also has a larger cut-off frequency of 72.9 kHZ. The phase margin was increased to 35° and T(s) has 40 dB attenuation in middle-high frequency. This margin is effective in high-frequency interference mitigation. Hence, both good stability and wide bandwidth are easily achieved if the feedback loop is added. Therefore, the dynamic characteristic is verified.



Fig. 6. Frequency response of the loop gain of inductor current feedback control with different  $R_L$ .



Fig. 7. Frequency response of the loop gain T(s).



Fig. 8. Effect of  $R_L$  and  $R_f$  to Vo.

Fig. 8 describes the relationship of inductor current feedback resistor  $R_L$  output voltage feedback resistor  $R_f$  and output voltage  $V_o$ . This figure shows that feedback control parameters must be selected in a certain range to stabilize the output voltage.

Fig. 9(a) shows a Nyquist diagram of the transfer function. Point (-1, 0i) is not surrounded by the Nyquist plot. In addition,



Fig. 9. (a) Nyquist diagram of loop gain transfer function. (b) Amplification region at point (-1,0i).



Fig. 10. Traditional voltage-mode controlled buck converter.

no pole points of the open transfer function in the right half plane are found. The stability of the buck converter control system is obtained in terms of the Nyquist stability criterion. Fig. 9(b) shows the part of the amplification region at point (-1,0i) of the Nyquist plot. Point (-1,0i) is not be surrounded or passed through by the Nyquist plot.

# IV. SIMULATION AND EXPERIMENTAL RESULTS

A simulation model based on Fig. 1 was built in *PSIM* to verify the proposed control strategy, and a prototype was designed. The circuit parameters are shown in Table I. The conventional PWM controller is a TL5001 PWM controller. The regulator uses the PI compensation network, as shown in Fig. 10.

Fig. 11 shows the relation between the output current and the output voltage. The variations of the output voltage are

| DESIGN PARAMETERS OF THE PROPOSED CONVERTER |         |
|---------------------------------------------|---------|
| Parameters                                  | Values  |
| DC Source Voltage $V_i$                     | 5 V     |
| Output Voltage V <sub>o</sub>               | 1.5 V   |
| Resistance $R_1$                            | 560 Ω   |
| Resistance $R_2$                            | 10 kΩ   |
| Filter Inductance L                         | 20 uH   |
| Comparator Resistance R                     | 10 kΩ   |
| Capacitance C                               | 2200 pF |
| Filter Capacitance Co                       | 470 uF  |
| ESR $R_c$                                   | 2 mΩ    |
| Feedback Resistance $R_f$                   | 0.6 kΩ  |
| Feedback Resistance $R_L$                   | 40 kΩ   |
| Proportion Coefficient $k_L$                | 0.06    |

TABLE I DESIGN PARAMETERS OF THE PROPOSED CONVERTED



Fig. 11. Relation of the output current and output voltage.



Fig. 12. Relation of the input voltage and output voltage.



Fig. 13. Relation of the output current and switching frequency.

extremely small, as seen in the figure. The simulation values of the output voltage are in good agreement with the experimental values. Fig. 12 shows the relation between the input voltage and output voltage. The variation of the output voltage is also extremely small despite significant variation in the input voltage. No steady-state error is observed in the output voltage when changes of the input voltage and load current occur. The same observation is found even when the controller does not employ a high-gain operational amplifier.

Fig. 13 shows the relation between the output current and switching frequency. The figure shows that the switching



Fig. 14. Waveforms of output voltage and inductor current during load transients.



Fig. 15. Bode diagram of loop gain function.

frequency remained at 120 kHz when the load current changed. Moreover, the drawback of variable frequency was solved compared with some control technologies.

Fig. 14 shows the output voltage and inductor current waveforms during load transients. The load current initially decreased from 5 A to 2 A. The excess inductor current decreased slowly with a slope proportional to  $V_o$ . Operations were in the opposite direction when the load current increased from 2 A to 5 A. In addition, the output voltage drops with magnitude proportion and inductor current increased quickly with a slope proportional to  $V_i$ - $V_o$ . Therefore,  $V_o$  quickly recovered. Moreover, the regulator was consistently stable



Fig. 16. Bode diagram of output impedance.



Fig. 17. Bode diagram of input-to-output function.

during the load transients.

Below is a comparative analysis of conventional and proposed controllers. Fig. 15 shows the loop gain transfer function of the conventional and the proposed controllers. The proposed controller has higher gain in all frequency ranges, a higher cut-off frequency, and a higher phase margin than the conventional controller. This controller is simple to use in outer circuit design, which results in high closed-loop gain and high closed-loop bandwidth. Therefore, the proposed controller has a higher sensitivity to control signal and faster response than the conventional controller.

Fig. 16 shows the "output impedance" transfer function of the two. The output impedance of the circuit is mainly decided by the parasitic resistance of the output filter capacitor at high frequency ranges. Hence, both controllers have the same output impedance at high frequency ranges. In addition, the proposed controller has lower output impedance at medium and low frequency ranges. Therefore, the output voltage is less affected by changes in load current compared with the conventional controller. Consequently, better dynamic load performance is achieved.

Fig. 17 shows the "input voltage susceptibility" transfer function of the two. The proposed controller has lower gain than the conventional controller at low and medium frequency ranges. Hence, the proposed controller has better anti-input voltage disturbance capability.

Figs. 18(a) and 18(b) show the simulated and experimental responses of the proposed and conventional controllers that



Fig. 18. (a) Simulated and experimental response to a 5 A to 2 A load current step change. (b) Simulated and experimental response to a 2 A to 5 A load current step change.

undergo load current step changes of 5A to 2A and 2A to 5A, respectively. The proposed controller not only has a short response time, but also a small overshoot and undershoot. Hence, this controller has better dynamic response characteristics than the conventional controller.

#### V. CONCLUSIONS

This paper proposed and analyzed a novel hysteresis PWM control strategy applied to a buck switching converter. The proposed control strategy based on ampere-second balance characteristics of the modulate capacitor uses the output feedback signal for capacitor charging and discharging to generate modulation voltage  $V_f$ . This technique is simple and solves the compensation problem of the error amplifier in conventional voltage PWM control. This strategy also achieves

faster transient response and quasi-switching frequency to meet the challenges of power supply requirements for fast dynamic load changes. Finally, the steady-state and dynamic operation of the proposed control method are analyzed and verified by simulation and experimental results.

#### ACKNOWLEDGMENT

The authors would like to acknowledge the financial support of the Shanghai Talent Development Fund (*Grant No.* 2012024), the Innovation Program of Shanghai Municipal Education Commission (*Grant No.* 13ZZ132), and Shanghai Green Energy Grid Connected Technology Engineering Research Center (*Grant No.* 13DZ2251900).

#### REFERENCES

- H. Y. Cha, R. J. Ding, Q. S. Tang, and F. Z. Peng, "Design and development of high power dc-dc converter for metro vehicle system," *IEEE Trans. Ind. Appl.*, Vol. 44, No. 6, pp. 1795-1804, Dec. 2008.
- [2] S. Kapat and P. T. Krein, "Improved time optimal control of a buck converter based on capacitor current," *IEEE Trans. Power Electron.*, Vol. 27, No. 3, pp. 1444-1454, Mar. 2012.
- [3] R. Mohsen, L. W. Zhou, and M. Nasser, "Improvement of one-cycle controller response with a current mode controller," *Journal of Power Electronics*, Vol. 10, No. 1, pp. 461-467, Jan. 2010.
- [4] I.-D. Kim, J.-Y. Kim, E.-C. Nho, and H.-G. Kim, "Analysis and design of a soft-switched pwm sepic dc-dc converter," *Journal of Power Electronics*, Vol. 10, No. 5, pp. 461-467, Sep. 2010.
- [5] W. R. Liou, M. L. Yeh, and Y. L. Kuo, "A high efficiency dual-mode buck converter integrated circuit for portable applications," *IEEE Trans. Power Electron*, Vol. 23, No. 2, pp. 667-677, Mar. 2008.
- [6] H. H. Huang, C. L. Chen, and K. H. Chen, "Adaptive window control (AWC) technique for hysteresis DC-DC buck converters with improved light and heavy load performance," *IEEE Trans. Power Electron.*, Vol. 24, No. 6, pp. 1607-1617, Jun. 2009.
- [7] X. H. Wu and X. B. Wu. "Adaptive hysteresis window control (AHWC) technique for hysteresis DC-DC buck converter with constant switching frequency," *Power and Energy Engineering Conference*, 2010 Asia-Pacific, pp. 1-4, 2010.
- [8] S. Chattopadhyay and S. Das "A digital current-mode control technique for DC–DC converters," *IEEE Trans. Power Electron.*, Vol. 21, No. 6, pp. 1718-1726, Nov. 2006.
- [9] C. H. Chang and R. C. Chang, "A novel current sensing circuit for a current-mode control CMOS DC-DC buck converter," 2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation and Test, (VLSI-TSA-DAT), pp. 120-123, 2005.
- [10] Y. F. Liu, E. Meyer, and X. Liu, "Recent developments in digital control strategies for DC/DC switching power converters," *IEEE Trans. Power Electron.*, Vol. 24, No. 11, pp. 2567-2577, Nov. 2009.
- [11] C. A. Yeh and Y. S. Lai, "Digital pulsewidth modulation

technique for a synchronous buck DC/DC converter to reduce switching frequency," *IEEE Trans. Ind. Electron.*, Vol. 59, No. 1, pp. 550-561, Jan. 2012.

- [12] S. H. Kang, D. Maksimovic, and I. Cohen, "Efficiency optimization in digitally controlled flyback DC–DC converters over wide ranges of operating conditions," *IEEE Trans. Power Electron*, Vol. 27, No. 8, pp. 3734-3748, Aug. 2012.
- [13] M. Lopez, L.G. de Vicuna, M. Castilla, P. Gaya, and O. Lopez, "Current distribution control design for paralleled DC/DC converters using sliding-mode control," *IEEE Trans. Ind. Electron.*, Vol. 51, No. 2, pp. 419-428, Apr. 2004.
- [14] S. Guo, X. Lin-Shi, B. Allard, Y.-X. Gao, and Y. Ruan, "Digital sliding-mode controller for high-frequency dc/dc SMPS," *IEEE Trans. Power Electron.*, Vol. 25, No. 5, pp. 1120-1123, May 2010.
- [15] M. Hoyerby and M. A. E. Andersen, "Accurate sliding-mode control system modeling for buck converters," 2007 European Conference on Power Electronics and Applications, pp. 1-10, 2007.
- [16] S. C. Huerta, P. Alou, J. A. Oliver, O. García, J.A. Cobos, and A. M. Abou-Alfotouh, "Nonlinear control for DC–DC converters based on hysteresis of the C<sub>OUT</sub> current with a frequency loop to operate at constant frequency," *IEEE Trans. Ind. Electron.*, Vol. 58, No. 3, pp. 1036-1043, Mar. 2011.
- [17] S. C. Huerta, P. Alou, O. Garcia, J. A. Oliver, R. Prieto, and J. Cobos, "Hysteretic mixed-signal controller for high-frequency DC–DC converters operating at constant switching frequency," *IEEE Trans. Power Electron.*, Vol. 27, No. 6, pp. 2690-2696, Jun. 2012.
- [18] S. Poulsen and M. A. E. Andersen, "Hysteresis controller with constant switching frequency," *IEEE Trans. Consum. Electron.*, Vol. 51, No. 2, pp. 688-693, May. 2005.



Jin-Bin Zhao (M'06) was born in China in 1972. He received his M.S. and Ph.D. in Electrical Engineering from Oita University, Oita, Japan, in 2002 and 2005, respectively. He worked as a researcher at the R&D Headquarters of Origin Electric Co., Ltd, Japan, from 2005 to 2011. He is currently a professor at the Shanghai University of

Electric Power, Shanghai, China. His current research interests include control of power converters, soft-switching power converters, inverters, distributed power systems, power-factor correction, and electric drive systems. He currently holds three U.S. patents, ten Japanese patents, and five Chinese patents. He has published 60 technical papers in journals and conference proceedings. Dr. Zhao is a member of the Institute of Electrical Engineers of Japan and the Institute of Electronics Information and Communication Engineers of Japan as well as a senior member of the China Power Supply Society.



**Jian-Feng Dai** was born in China in 1989. He will receive his M.S. in Electrical Engineering from the Shanghai University of Electric Power, Shanghai, China, in 2015. His current research interests include modeling and control of DC–DC converter and inverter.



**Ke-Qing Qu** was born in China in 1970. He received his Ph.D. in Electrical Engineering from Shanghai University, Shanghai, China, in 2004. He is currently an associate professor at the Shanghai University of Electric Power, Shanghai, China. He is also a master instructor. He studied in Germany as a visiting scholar with full funding by the national foundation

from 2009 to 2010. His current research interests include power electronic conversion and new energy generation and its application to power systems. He holds one Chinese patent, one monograph, and more than 30 academic theses, 12 of which were included in the international Engineering Index.



Fen Li received her BS and Ph.D. degrees in Electrical Engineering from Huazhong University of Science and Technology, Wuhan, P.R. China, in 2005 and 2010, respectively. She has been an engineer in Hubei Meteorological Bureau, Wuhan, P.R. China, since 2010. Currently, she is a teacher at the Shanghai University of Electric Power,

Shanghai, P.R. China. Her research interests are high power factor converters (power factor correction and PWM rectifier), grid-connected control of renewable energy power generation, solar resource evaluation and forecast, relationship of photovoltaic power and meteorological factors, and PV power prediction. To date, she has published 15 technical papers in journal and conference proceedings.